March 1997 #### **1024 x 4 CMOS RAM** #### Features - This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - Low Power Standby...... 125μW Max - Data Retention . . . . . . . . at 2.0V Min - TTL Compatible Input/Output - Common Data Input/Output - Three-State Output - Standard JEDEC Pinout - Fast Access Time ...... 120/200ns Max - 18 Pin Package for High Density - · Gated Inputs No Pull Up or Pull Down Resistors Required - On-Chip Address Register #### Description The HM-6514/883 is a 1024 x 4 static CMOS RAM fabricated using self-aligned silicon gate technology. The device utilizes synchronous circuitry to achieve high performance and low power operation. On chip latches are provided for addresses allowing efficient interfacing with microprocessor systems. The data output can be forced to a high impedance state for use in expanded memory arrays. Gated inputs allow lower operating current and also eliminates the need for pull up or pull down resistors. The HM-6514/883 is fully static RAM and may be maintained in any state for an indefinite period of time. Data retention supply voltage and supply current are guaranteed over temperature. ## Ordering Information | 120ns | 200ns | 300ns | TEMPERATURE RANGE | PACKAGE | PKG. NO. | |---------------|---------------|--------------|-------------------|---------|----------| | HM1-6514S/883 | HM1-6514B/883 | HM1-6514/883 | -55°C to 125°C | CERDIP | F18.3 | #### **Pinout** #### HM-6514/883 (CERDIP) **TOP VIEW** | A6 | 1 | 18 | 8 | vcc | |------------|---|----|---|-----------| | A5 | 2 | 17 | 7 | Α7 | | A4 | 3 | 10 | 6 | <b>A8</b> | | А3 | 4 | 19 | 5 | Α9 | | A0 | 5 | 14 | 4 | DQ0 | | <b>A</b> 1 | 6 | 1: | 3 | DQ1 | | A2 | 7 | 12 | 2 | DQ2 | | Ē | 8 | 1 | 1 | DQ3 | | GND | 9 | 10 | 0 | W | | | | | | | | PIN | DESCRIPTION | |-----|---------------| | Α | Address Input | | Ē | Chip Enable | | W | Write Enable | | D | Data Input | | Q | Data Output | # HM-6514/883 Functional Diagram LSB A9 -A8 -A7 -A6 -A5 -A4 -LATCHED ADDRESS REGISTER GATED ROW — DECODER 64 x 64 MATRIX 16 16 16 G LSB A2 -A1 -A0 -LATCHED ADDRESS REGISTER GATED COLUMN I/O SELECT Α3 4 G 1 OF 4 $\overline{\mathbf{W}}$ DQ L #### **Absolute Maximum Ratings** # Supply Voltage +7.0V Input, Output or I/O Voltage GND -0.3V to VCC +0.3V ESD Classification Class 1 #### **Thermal Information** | Thermal Resistance | $\theta_{\sf JA}$ | $\theta$ JC | |---------------------------------------|-------------------|---------------------------------------| | CERDIP Package | 75°C/W | 15 <sup>0</sup> C/W | | Maximum Storage Temperature Range . | 65 | <sup>o</sup> C to +150 <sup>o</sup> C | | Maximum Junction Temperature | | +175 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 1 | 0s) | +300 <sup>o</sup> C | #### **Die Characteristics** | Gate Count | 6910 Gates | |------------|------------| |------------|------------| CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### **Operating Conditions** | Operating Voltage Range +4.5V to +5.5V | | |-------------------------------------------|-----------------------------------| | Operating Temperature Range55°C to +125°C | Input Rise and Fall Time 40ns Max | | Input Low Voltage | | #### TABLE 1. HM-6514/883 DC ELECTRICAL PERFORMANCE SPECIFICATIONS Device Guaranteed and 100% Tested | | | (NOTE 1) | GROUP A | | LIM | IITS | | | |----------------------------------|--------|----------------------------------------------------------------------------|---------|--------------------------------------------|------|------|-------|--| | PARAMETER | SYMBOL | CONDITIONS SUBGROU | | TEMPERATURE | MIN | MAX | UNITS | | | Output Low Voltage | VOL | VCC = 4.5V<br>IOL = 3.2mA | 1, 2, 3 | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | - | 0.4 | V | | | Output High Voltage | VOH | VCC = 4.5V<br>IOH = -1.0mA | 1, 2, 3 | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 2.4 | - | V | | | Input Leakage Current | II | VCC = 5.5V,<br>VI = GND or VCC | 1, 2, 3 | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | -1.0 | +1.0 | μΑ | | | Input/Output Leakage<br>Current | IIOZ | VCC = 5.5 V,<br>VIO = GND or VCC | 1, 2, 3 | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | -1.0 | +1.0 | μА | | | Data Retention Supply<br>Current | ICCDR | VCC = 2.0V,<br>E = VCC -0.3V,<br>IO = 0mA | 1, 2, 3 | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | - | 25 | μΑ | | | Operating Supply<br>Current | ICCOP | $\frac{\text{VCC} = 5.5\text{V}, (\text{Note 2})}{\text{E} = 1\text{MHz}}$ | 1, 2, 3 | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | - | 7 | mA | | | Standby Supply<br>Current | ICCSB | VCC = 5.5V,<br>E = VCC-0.3V,<br>IO = 0mA | 1, 2, 3 | -55°C ≤ T <sub>A</sub> ≤ +125°C | - | 50 | μΑ | | #### NOTES: - 1. All voltages referenced to device GND. - 2. Typical derating 1.5mA/MHz increase in ICCOP. #### TABLE 2. HM-6514/883 AC ELECTRICAL PERFORMANCE SPECIFICATIONS Device Guaranteed and 100% Tested | | | | | | LIMITS | | | | | | | |----------------------------------------|------------|-------------------------------|-----------------|------------------------------------|--------|---------|-------|---------|-------------|-----|-------| | | | (NOTES 1, 2) | GROUP<br>A SUB- | TEMPERA- | HM-65 | 14S/883 | HM-65 | 14B/883 | HM-6514/883 | | | | PARAMETER | SYMBOL | CONDITIONS | GROUPS | TURE | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Chip Enable<br>Access Time | (1) TELQV | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | - | 120 | - | 200 | - | 300 | ns | | Address Access<br>Time | (2) TAVQV | VCC = 4.5 and<br>5.5V, Note 3 | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | - | 120 | - | 220 | - | 320 | ns | | Chip Enable<br>Pulse Negative<br>Width | (5) TELEH | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 120 | - | 200 | - | 300 | - | ns | | Chip Enable<br>Pulse Positive<br>Width | (6) TEHEL | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 50 | - | 90 | - | 120 | - | ns | | Address Setup<br>Time | (7) TAVEL | VCC = 4.5 and<br>5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 0 | - | 20 | - | 20 | - | ns | | Address Hold<br>Time | (8) TELAX | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 40 | - | 50 | - | 50 | - | ns | | Write Enable<br>Pulse Width | (9) TWLWH | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 120 | - | 200 | - | 300 | - | ns | | Write Enable<br>Pulse Setup<br>Time | (10) TWLEH | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 120 | - | 200 | - | 300 | - | ns | | Write Enable<br>Pulse Hold Time | (11) TELWH | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 120 | - | 200 | - | 300 | - | ns | | Data Setup Time | (12) TDVWH | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 50 | - | 120 | - | 200 | - | ns | | Data Hold Time | (13) TWHDX | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 0 | - | 0 | - | 0 | - | ns | | Write Data Delay<br>Time | (14) TWLDV | VCC = 4.5 and 5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 70 | - | 80 | - | 100 | - | ns | | Early Output<br>High-Z Time | (15) TWLEL | VCC = 4.5 and<br>5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 0 | - | 0 | - | 0 | - | ns | | Late Output<br>High-Z Time | (16) TEHWH | VCC = 4.5 and<br>5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 0 | - | 0 | - | 0 | - | ns | | Read or Write<br>Cycle Time | (17) TELEL | VCC = 4.5 and<br>5.5V | 9, 10, 11 | -55°C ≤ T <sub>A</sub><br>≤ +125°C | 170 | - | 290 | - | 420 | - | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. Input pulse levels: 0.8V to VCC-2.0V; Input rise and fall times: 5ns (max); Input and output timing reference level: 1.5V; Output load: 1 TTL gate equivalent, CL = 50pF (min) for CL greater than 50pF, access time is derated by 0.15ns per pF. - 3. TAVQV = TELQV + TAVEL. TABLE 3. HM-6514/883 ELECTRICAL PERFORMANCE SPECIFICATIONS | | | | | | HM-6514/883 | | | |------------------------------------|--------|--------------------------------------------------------------------------|------|--------------------------------------------------------------|-------------|-----|-------| | | | | | | LIMITS | | | | PARAMETER | SYMBOL | CONDITIONS | NOTE | TEMPERATURE | MIN | MAX | UNITS | | Input Capacitance | CI | VCC = Open, f = 1MHz, All<br>Measurements Referenced<br>to Device Ground | 1 | T <sub>A</sub> = +25 <sup>o</sup> C | - | 8 | pF | | Input/Output<br>Capacitance | CIO | VCC = Open, f = 1MHz, All<br>Measurements Referenced<br>to Device Ground | 1 | T <sub>A</sub> = +25 <sup>o</sup> C | - | 10 | pF | | Chip Enable Output<br>Disable Time | TELQX | VCC = 4.5 and 5.5V | 1 | -55 <sup>o</sup> C ≤ T <sub>A</sub> ≤<br>+125 <sup>o</sup> C | 5 | - | | | Chip Enable Output<br>Disable Time | TEHQZ | VCC = 4.5 and 5.5V<br>HM-6514S/883 | 1 | -55°C ≤ T <sub>A</sub> ≤<br>+125°C | - | 50 | ns | | | | VCC = 4.5 and 5.5V<br>HM-6514B/883 | 1 | -55°C ≤ T <sub>A</sub> ≤<br>+125°C | - | 80 | ns | | | | VCC = 4.5 and 5.5V<br>HM-6514/883 | 1 | -55°C ≤ T <sub>A</sub> ≤<br>+125°C | - | 100 | ns | | High Level Output<br>Voltage | VOH2 | VCC = 4.5V, IO = -100μA | 1 | -55°C ≤ T <sub>A</sub> ≤<br>+125°C | VCC -0.4 | - | V | #### NOTES: **TABLE 4. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | METHOD | SUBGROUPS | |--------------------|--------------|-------------------------------| | Initial Test | 100%/5004 | - | | Interim Test | 100%/5004 | 1, 7, 9 | | PDA | 100%/5004 | 1 | | Final Test | 100%/5004 | 2, 3, 8A, 8B, 10, 11 | | Group A | Samples/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | Groups C & D | Samples/5005 | 1, 7, 9 | <sup>1.</sup> The parameters listed in Table 3 are controlled via design, or process parameters are characterized upon initial design and after major process and/or design changes. # **Timing Waveforms** FIGURE 1. READ CYCLE **TRUTH TABLE** | TIME | | INPUTS | | DATA I/O | | |-----------|-----|--------|---|----------|-------------------------------------------| | REFERENCE | Ē | W | Α | DQ | FUNCTION | | -1 | Н | X | Х | Z | Memory Disabled | | 0 | 7 | Н | V | Z | Cycle Begins, Addresses are Latched | | 1 | L | Н | Х | Х | Output Enabled | | 2 | L | Н | Х | V | Output Valid | | 3 | _5- | Н | Х | V | Read Accomplished | | 4 | Н | Х | Х | Z | Prepare for Next Cycle (Same as -1) | | 5 | 7_ | Н | V | Z | Cycle Ends, Next Cycle Begins (Same as 0) | The address information is latched in the on-chip registers on the falling edge of $\overline{E}$ (T = 0). Minimum address set up and hold time requirements must be met. After the required hold time, the addresses may change state without affecting device operation. During time (T = 1) the output becomes enabled but data is not valid until during time (T = 2). $\overline{W}$ must remain high throughout the read cycle. After the output data has been read, $\overline{E}$ may return high (T = 3). This will disable the output buffer and all inputs, and ready the RAM for the next memory cycle (T = 4). ## Timing Waveforms (Continued) FIGURE 2. WRITE CYCLE #### **TRUTH TABLE** | TIME | INPUTS | | | | | |-----------|--------------|---|---|----|-------------------------------------------| | REFERENCE | Ē | w | Α | DQ | FUNCTION | | -1 | Н | Х | X | Z | Memory Disabled | | 0 | _ <b>1</b> _ | Х | V | Z | Cycle Begins, Addresses are Latched | | 1 | L | L | Х | Z | Write Period Begins | | 2 | L | | Х | V | Data In is Written | | 3 | | Н | Х | Z | Write Completed | | 4 | Н | Х | Х | Z | Prepare for Next Cycle (Same as -1) | | 5 | <b>\</b> | Х | V | Z | Cycle Ends, Next Cycle Begins (Same as 0) | The write cycle is initiated by the falling edge of $\overline{E}$ (T = 0), which latches the address information in the on-chip registers. There are two basic types of write cycles, which differ in the control of the common data-in/data-out bus. Case 1: $\overline{E}$ falls before $\overline{W}$ falls The output buffers may become enabled (reading) if $\overline{E}$ falls before $\overline{W}$ falls. $\overline{W}$ is used to disable (three-state) the outputs so input data can be applied. TWLDV must be met to allow the $\overline{W}$ signal time to disable the outputs before applying input data. Also, at the end of the cycle the outputs may become active if $\overline{W}$ rises before $\overline{E}$ . The RAM outputs and all inputs will three-state after $\overline{E}$ rises (TEHQZ). In this type of write cycle TWLEL and TEHWH may be ignored. Case 2: $\overline{E}$ falls equal to or after $\overline{W}$ falls, and $\overline{E}$ rises before or equal to $\overline{W}$ rising This $\overline{E}$ and $\overline{W}$ control timing will guarantee that the data outputs will stay disabled throughout the cycle, thus simplifying the data input timing. TWLEL and TEHWH must be met, but TWLDV becomes meaningless and can be ignored. In this cycle TDVWH and TWHDX become TDVEH and TEHDX. In other words, reference data setup and hold times to the $\overline{E}$ rising edge. | | IF | OBSERVE | IGNORE | |--------|--------------------------------------|----------------|----------------| | Case 1 | E falls before W | TWLDV | TWLEL | | Case 2 | E falls after W and E rises before W | TWLEL<br>TEHWH | TWLDV<br>TWHDX | If a series of consecutive write cycles are to be performed, $\overline{W}$ may be held low until all desired locations have been written (an extension of Case 2). # Test Load Circuit #### NOTE: 1. Test head capacitance. ### **Burn-In Circuit** #### HM6514/883 CERDIP #### NOTES: All resistors 47k $\Omega$ ±5%. $F0 = 100kHz \pm 10\%$ . $F1 = F0 \div 2$ , $F2 = F1 \div 2$ , $F3 = F2 \div 2 \dots F12 = F11 \div 2$ . $VCC = 5.5V \pm 0.5V$ . $VIH = 4.5V \pm 10\%$ . VIL = -0.2V to +0.4V. $C1 = 0.01 \mu F Min.$ #### Die Characteristics **DIE DIMENSIONS:** 136 x 167 x 19 ±1mils **METALLIZATION:** Type: Si - Al Thickness: 11kÅ ±2kÅ **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 8kÅ ± 1kÅ #### **WORST CASE CURRENT DENSITY:** $1.79 \times 10^5 \text{ A/cm}^2$ **LEAD TEMPERATURE** (10s soldering): 300°C # Metallization Mask Layout #### HM-6514/883 #### NOTE: 1. Pin numbers correspond to DIP Package only. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time withou notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com