

Data Sheet August 1999 File Number 4228.1

# Radiation Hardened, Dual, High Speed Low Power, Video Closed Loop Buffer

The HS-1212RH is a dual closed loop buffer featuring user programmable gain and high speed performance. Manufactured on Intersil's proprietary complementary bipolar UHF-1 (DI bonded wafer) process, this device offers wide -3dB bandwidth of 340MHz, very fast slew rate, excellent gain flatness and high output current. These devices are QML approved and are processed and screened in full compliance with MIL-PRF-38535.

A unique feature of the pinout allows the user to select a voltage gain of +1, -1, or +2, without the use of any external components. Gain selection is accomplished via connections to the inputs, as described in the "Application Information" section. The result is a more flexible product, fewer part types in inventory, and more efficient use of board space.

Compatibility with existing op amp pinouts provides flexibility to upgrade low gain amplifiers, while decreasing component count. Unlike most buffers, the standard pinout provides an upgrade path should a higher closed loop gain be needed at a future date.

Specifications for Rad Hard QML devices are controlled by the Defense Supply Center in Columbus (DSCC). The SMD numbers listed here must be used when ordering.

Detailed Electrical Specifications for these devices are contained in SMD 5962-96831. A "hot-link" is provided on our homepage for downloading. www.intersil.com/spacedefense/space.asp

# **Ordering Information**

| ORDERING NUMBER | INTERNAL<br>MKT. NUMBER | TEMP. RANGE<br>(°C) |
|-----------------|-------------------------|---------------------|
| 5962F9683101VPA | HS7-1212RH-Q            | -55 to 125          |
| 5962F9683101VPC | HS7B-1212RH-Q           | -55 to 125          |

#### **Features**

- Electrically Screened to SMD # 5962-96831
- QML Qualified per MIL-PRF-38535 Requirements
- MIL-PRF-38535 Class V Compliant
- User Programmable For Closed-Loop Gains of +1, -1 or +2 Without Use of External Resistors
- · Standard Operational Amplifier Pinout

| • | Low Supply Current 5.9mA/Op Amp (Typ)                  |
|---|--------------------------------------------------------|
| • | Excellent Gain Accuracy0.99V/V (Typ)                   |
| • | Wide -3dB Bandwidth                                    |
| • | Fast Slew Rate                                         |
| • | High Input Impedance                                   |
| • | Excellent Gain Flatness (to 50MHz) $\pm 0.02$ dB (Typ) |
| • | Fast Overdrive Recovery <10ns (Typ)                    |
| • | Total Gamma Dose                                       |
|   |                                                        |

• Latch Up . . . . . . . . None (DI Technology)

# **Applications**

- Flash A/D Driver
- · Video Switching and Routing
- · Pulse and Video Amplifiers
- · Wideband Amplifiers
- · RF/IF Signal Processing
- Imaging Systems

## **Pinout**

HS-1212RH (CERDIP) GDIP1-T8 OR HS-1212RH (SBDIP) CDIP2-T8 TOP VIEW



# Application Information

# HS-1212RH Advantages

The HS-1212RH features a novel design which allows the user to select from three closed loop gains, without any external components. The result is a more flexible product, fewer part types in inventory, and more efficient use of board space. Implementing a dual, gain of 2, cable driver with this IC eliminates the four gain setting resistors, which frees up board space for termination resistors.

Like most newer high performance amplifiers, the HS-1212RH is a current feedback amplifier (CFA). CFAs offer high bandwidth and slew rate at low supply currents, but can be difficult to use because of their sensitivity to feedback capacitance and parasitics on the inverting input (summing node). The HS-1212RH eliminates these concerns by bringing the gain setting resistors on-chip. This yields the optimum placement and value of the feedback resistor, while minimizing feedback and summing node parasitics. Because there is no access to the summing node, the PCB parasitics do not impact performance at gains of +2 or -1 (see "Unity Gain Considerations" for discussion of parasitic impact on unity gain performance).

The HS-1212RH's closed loop gain implementation provides better gain accuracy, lower offset and output impedance, and better distortion compared with open loop buffers.

## Closed Loop Gain Selection

This "buffer" operates in closed loop gains of -1, +1, or +2, with gain selection accomplished via connections to the inputs Applying the input signal to +IN and floating -IN selects a gain of +1 (see next section for layout caveats), while grounding -IN selects a gain of +2. A gain of -1 is obtained by applying the input signal to -IN with +IN grounded through a  $50\Omega$  resistor.

The table below summarizes these connections:

| GAIN               | CONNECTIONS       |               |  |
|--------------------|-------------------|---------------|--|
| (A <sub>CL</sub> ) | +INPUT            | -INPUT        |  |
| -1                 | $50\Omega$ to GND | Input         |  |
| +1                 | Input             | NC (Floating) |  |
| +2                 | Input             | GND           |  |

### **Unity Gain Considerations**

Unity gain selection is accomplished by floating the -Input of the HS-1212RH. Anything that tends to short the -Input to GND, such as stray capacitance at high frequencies, will cause the amplifier gain to increase toward a gain of +2. The result is excessive high frequency peaking, and possible instability. Even the minimal amount of capacitance associated with attaching the -Input lead to the PCB results in approximately 6dB of gain peaking. At a minimum this requires due care to ensure the minimum capacitance at the -Input connection.

Table 1 lists five alternate methods for configuring the HS-1212RH as a unity gain buffer, and the corresponding performance. The implementations vary in complexity and involve performance trade-offs. The easiest approach to implement is simply shorting the two input pins together, and applying the input signal to this common node. The amplifier bandwidth decreases from 430MHz to 280MHz, but excellent gain flatness is the benefit. A drawback to this approach is that the amplifier input noise voltage and input offset voltage terms see a gain of +2, resulting in higher noise and output offset voltages. Alternately, a 100pF capacitor between the inputs shorts them only at high frequencies, which prevents the increased output offset voltage but delivers less gain flatness.

Another straightforward approach is to add a  $620\Omega$  resistor in series with the amplifier's positive input. This resistor and the HS-1212RH input capacitance form a low pass filter which rolls off the signal bandwidth before gain peaking occurs. This configuration was employed to obtain the data sheet AC and transient parameters for a gain of +1.

#### **Pulse Overshoot**

The HS-1212RH utilizes a quasi-complementary output stage to achieve high output current while minimizing quiescent supply current. In this approach, a composite device replaces the traditional PNP pulldown transistor. The composite device switches modes after crossing 0V, resulting in added distortion for signals swinging below ground, and an increased overshoot on the negative portion of the output waveform (see Figure 6, Figure 9, and Figure 12). This overshoot isn't present for small bipolar signals (see Figure 4, Figure 7, and Figure 10) or large positive signals (see Figure 5, Figure 8 and Figure 11).

## PC Board Layout

This amplifier's frequency response depends greatly on the care taken in designing the PC board (PCB). The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must!

Attention should be given to decoupling the power supplies. A large value ( $10\mu F$ ) tantalum in parallel with a small value ( $0.1\mu F$ ) chip capacitor works well in most cases.

TABLE 1. UNITY GAIN PERFORMANCE FOR VARIOUS IMPLEMENTATIONS

| APPROACH                              | PEAKING (dB) | BW (MHz) | ±0.1dB GAIN FLATNESS (MHz) |
|---------------------------------------|--------------|----------|----------------------------|
| Remove -IN Pin                        | 4.5          | 430      | 21                         |
| $+R_S = 620\Omega$                    | 0            | 220      | 27                         |
| $+R_S = 620\Omega$ and Remove -IN Pin | 0.5          | 215      | 15                         |
| Short +IN to -IN (e.g., Pins 2 and 3) | 0.6          | 280      | 70                         |
| 100pF Capacitor Between +IN and -IN   | 0.7          | 290      | 40                         |

Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section.

An example of a good high frequency layout is the Evaluation Board shown in Figure 3.

# **Driving Capacitive Loads**

Capacitive loads, such as an A/D input, or an improperly terminated transmission line will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor ( $R_S$ ) in series with the output prior to the capacitance.

Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the  $R_S$  and  $C_L$  combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance.

 $R_S$  and  $C_L$  form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 350MHz. By decreasing  $R_S$  as  $C_L$  increases (as illustrated in the curves), the maximum bandwidth is obtained without sacrificing stability. In spite of this, bandwidth decreases as the load capacitance increases.



FIGURE 1. RECOMMENDED SERIES RESISTOR vs LOAD CAPACITANCE

## **Evaluation Board**

The performance of the HS-1212RH may be evaluated using the HA5023 Evaluation Board, slightly modified as follows:

- Remove the two feedback resistors, and leave the connections open.
- 2. a. For  $A_V = +1$  evaluation, remove the gain setting resistors (R<sub>1</sub>), and leave pins 2 and 6 floating. b. For  $A_V = +2$ , replace the gain setting resistors (R<sub>1</sub>) with  $0\Omega$  resistors to GND.

The modified schematic for amplifier 1, and the board layout are shown in Figures 2 and 3.

To order evaluation boards (part number HA5023EVAL), please contact your local sales office.



FIGURE 2. MODIFIED EVALUATION BOARD SCHEMATIC



FIGURE 3A. TOP LAYOUT



FIGURE 3B. BOTTOM LAYOUT

FIGURE 3. EVALUATION BOARD LAYOUT

# $\textit{Typical Performance Curves} \quad \text{$V_{SUPPLY} = \pm 5$V$, $T_{A} = 25$^{\circ}$C, $R_{L} = 100\Omega$, Unless Otherwise Specified and the support of the property of t$



FIGURE 4. SMALL SIGNAL PULSE RESPONSE



FIGURE 5. LARGE SIGNAL POSITIVE PULSE RESPONSE



FIGURE 6. LARGE SIGNAL BIPOLAR PULSE RESPONSE



FIGURE 7. SMALL SIGNAL PULSE RESPONSE

# $\textit{Typical Performance Curves} \quad \text{$V_{SUPPLY} = \pm 5V$, $T_A = 25^oC$, $R_L = 100\Omega$, Unless Otherwise Specified (Continued) and the property of the property$



FIGURE 8. LARGE SIGNAL POSITIVE PULSE RESPONSE



FIGURE 9. LARGE SIGNAL BIPOLAR PULSE RESPONSE



FIGURE 10. SMALL SIGNAL PULSE RESPONSE



FIGURE 11. LARGE SIGNAL POSITIVE PULSE RESPONSE



FIGURE 12. LARGE SIGNAL BIPOLAR PULSE RESPONSE



FIGURE 13. FREQUENCY RESPONSE

# $\textbf{Typical Performance Curves} \quad \text{$V_{SUPPLY} = \pm 5V$, $T_A = 25^{o}C$, $R_L = 100\Omega$, Unless Otherwise Specified (Continued) and the support of the suppor$



FIGURE 14. FULL POWER BANDWIDTH



FIGURE 16. REVERSE ISOLATION



FIGURE 18. 2nd HARMONIC DISTORTION vs POUT



FIGURE 15. GAIN FLATNESS



FIGURE 17. ALL HOSTILE CROSSTALK



FIGURE 19. 3rd HARMONIC DISTORTION vs POUT

 $\textit{Typical Performance Curves} \ \ V_{SUPPLY} = \pm 5 \text{V}, \ T_{A} = 25^{\circ}\text{C}, \ R_{L} = 100\Omega, \ \text{Unless Otherwise Specified} \ \ \textit{(Continued)}$ 





FIGURE 20. SETTLING RESPONSE

FIGURE 21. INPUT NOISE CHARACTERISTICS



FIGURE 22. OUTPUT VOLTAGE vs TEMPERATURE

# **Burn-In Circuit**

#### **HS-1212RH CERDIP**



### NOTES:

- 1. R1 =  $1k\Omega$ ,  $\pm 5\%$  (Per Socket).
- 2.  $C1 = C2 = 0.01 \mu F$  (Per Socket) or  $0.1 \mu F$  (Per Row) Minimum.
- 3. D1 = D2 = 1N4002 or Equivalent (Per Board).
- 4. D3 = D4 = 1N4002 or Equivalent (Per Socket).
- 5.  $|(-V)| + |(+V)| = 11V \pm 1.0V$ .
- 6.  $10mA < |I_{CC}, I_{EE}| < 16mA$ .
- 7.  $-50 \text{mV} < \text{V}_{\text{OUT}} < +50 \text{mV}$ .

# Irradiation Circuit

## **HS-1212RH CERDIP**



#### NOTES:

- 8. R1 =  $1k\Omega$ ,  $\pm 5\%$
- 9.  $C1 = 0.01 \mu F$
- 10. V+ = +5.0V  $\pm 0.5$ V
- 11.  $V = -5.0V \pm 0.5V$

## Die Characteristics

#### **DIE DIMENSIONS:**

69 mils x 92 mils x 19 mils 1750μm x 2330μm x 483μm

## **INTERFACE MATERIALS:**

## Glassivation:

Type: Nitride

Thickness: 4kÅ ±0.5kÅ

# **Top Metallization:**

Type: Metal 1: AlCu(2%)/TiW Thickness: Metal 1: 8kÅ ±0.4kÅ Type: Metal 2: AlCu(2%) Thickness: Metal 2: 16kÅ ±0.8kÅ

Substrate:

UHF-1X, Bonded Wafer, DI

#### **Backside Finish:**

Silicon

# Metallization Mask Layout

#### **ASSEMBLY RELATED INFORMATION:**

Substrate Potential (Powered Up):

Floating (Recommend Connection to V-)

## ADDITIONAL INFORMATION:

#### **Transistor Count:**

180



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com