

Data Sheet August 2000 File Number 3554.2

# Radiation Hardened Fast Sample and Hold

The HS-2420RH is a radiation hardened monolithic circuit consisting of a high performance operational amplifier with its output in series with an ultra-low leakage analog switch and MOSFET input unity gain amplifier.

With an external hold capacitor connected to the switch output, a versatile, high performance sample-and-hold or track-and-hold circuit is formed. When the switch is closed, the device behaves as an operation amplifier, and any of the standard op amp feedback networks may be connected around the device to control gain, frequency response, etc. When the switch is opened the output will remain at its last level.

Performance as a sample-and-hold compares very favorably with other monolithic, hybrid, modular, and discrete circuits. Accuracy to better than 0.01% is achievable over the temperature range. Fast acquisition is coupled with superior droop characteristics, even at high temperatures. High slew rate, wide bandwidth, and low acquisition time produce excellent dynamic characteristics. The ability to operate at gains greater than 1 frequently eliminates the need for external scaling amplifiers.

The device may also be used as a versatile operational amplifier with a gated output for applications such as analog switches, peak holding circuits, etc.

Specifications for Rad Hard QML devices are controlled by the Defense Supply Center in Columbus (DSCC). The SMD numbers listed here must be used when ordering.

Detailed Electrical Specifications for these devices are contained in SMD 5962-95669. A "hot-link" is provided on our homepage for downloading.

http://www.intersil.com/spacedefense/space.asp

#### **Pinout**

14 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE (CERDIP) MIL-STD-1835, GDIP1-T14

TOP VIEW



#### **Features**

- Electrically Screened to SMD # 5962-95669
- QML Qualified per MIL-PRF-38535 Requirements
- Maximum Acquisition Time
  - 10V Step to 0.1% . . . . . . . . . . 4μs 10V Step to 0.01% . . . . . . . . . . . 6μs
- TTL Compatible Control Input
- Power Supply Rejection . . . . . . . . ≥80dB
- No Latch-Up

# **Applications**

- · Data Acquisition Systems
- · D to A Deglitcher
- · Auto Zero Systems
- · Peak Detector
- Gated Op Amp

# **Ordering Information**

| ORDERING NUMBER | INTERNAL<br>MKT. NUMBER | TEMP. RANGE<br>(°C) |
|-----------------|-------------------------|---------------------|
| 5962R9566901VCA | HS1-2420RH-Q            | -55 to 125          |

# Functional Diagram



NOTE: Pin Numbers Correspond to DIP Package Only.

## **Test Circuits**



FIGURE 1. TEST FIXTURE SCHEMATIC (SWITCH POSITIONS  $S_1$  -  $S_8$  DETERMINE CONFIGURATION)



NOTE: Compute Hold Mode Feedthrough Attenuation from the Formula:

FeedthroughAttenuation = 
$$20 \log \left( \frac{V_{OUT HOLD}}{V_{IN HOLD}} \right)$$

Where  $V_{\mbox{OUT HOLD}}$  = Peak-Peak Value of Output Sinewave during the Hold Mode.

FIGURE 2. HOLD MODE FEEDTHROUGH ATTENUATION



NOTE: GBWP is the Frequency of V<sub>INPUT</sub> at which:

$$20 \log \left( \frac{V_{OUT}}{V_{INDIT}} \right) = -3dB$$

FIGURE 3. GAIN BANDWIDTH PRODUCT

## Test Circuits (Continued)



FIGURE 4. ACQUISITION TIME ( $t_{\mbox{ACQ}}$  TO 0.01% IS SHOWN,  $t_{\mbox{ACQ}}$  TO 0.1% IS DONE IN THE SAME MANNER)



# **Timing Waveforms**



FIGURE 6. TIMING DIAGRAM FOR ACQUISITION TIME, (POSITIVE tACQ CASE)

10%

V<sub>FINAL</sub> V<sub>PEAK</sub>



FIGURE 7. OVERSHOOT, RISE AND FALL TIME WAVEFORMS



FIGURE 8. SLEW RATE WAVEFORMS

**Typical Performance Curves**  $V_{SUPPLY} = \pm 15V_{DC}$ ,  $T_A = 25^{\circ}C$ , CH = 1000pF, Unless Otherwise Specified



FIGURE 9. TYPICAL SAMPLE AND HOLD PERFORMANCE vs HOLDING CAPACITOR





FIGURE 11. DRIFT CURRENT vs TEMPERATURE



FIGURE 12. OPEN LOOP FREQUENCY RESPONSE



FIGURE 13. HOLD MODE FEEDTHROUGH ATTENUATION CH = 1000pF



FIGURE 14. OPEN LOOP PHASE RESPONSE

## **Burn-In Circuit**

#### **HS-2420RH CERDIP**



#### NOTES:

 $R_1 = 100k\Omega \pm 5\%$  (per socket)

 $C_1 = C_2 = 0.1 \mu F$  (one per row) or  $0.01 \mu F$  (one per socket)

 $D_1 = D_2 = 1N4002$  or equivalent (per board)



FIGURE 15. HOLD STEP vs INPUT VOLTAGE



FIGURE 17. INVERTING CONFIGURATION

## Irradiation Circuit



NOTES:

V<sub>1</sub> = +15V

 $V_2 = -15V$ 

 $R = 100k\Omega$ 



FIGURE 16. BASIC SAMPLE-AND-HOLD (TOP VIEW)



FIGURE 18. NONINVERTING CONFIGURATION

## Offset and Gain Adjustment

#### Offset Adjustment

The offset voltage of the HS-2420RH may be adjusted using a  $100k\Omega$  trim pot, as shown in Figure 15. The recommended adjustment procedure is:

- Apply 0V to the sample-and-hold input, and a square wave to the S/H control.
- 2. Adjust the trim pot for 0V output in the hold mode.

#### Gain Adjustment

The linear variation in pedestal voltage with sample-and-hold input voltage causes a -0.06% gain error (CH = 1000pF). In some applications (D/A deglitcher, A/D converter) the gain error can be adjusted elsewhere in the system, while in other applications it must be adjusted at the sample-and-hold. The two circuits shown below demonstrate how to adjust gain error at the sample-and-hold.

The recommended procedure for adjusting gain error is:

- 1. Perform offset adjustment.
- Apply the nominal input voltage that should produce a +10V output.
- 3. Adjust the trim pot for +10V output in the hold mode.
- Apply the nominal input voltage that should produce a -10V output.
- 5. Measure the output hold voltage (V-10 NOMINAL). Adjust the trim pot for an output hold voltage of:

$$(V-10 \text{ NOMINAL}) + (-10V)$$

2

#### Die Characteristics

**DIE DIMENSIONS:** 

97 mils x 61 mils x 19 mils

**METALLIZATION:** 

Type: Al

Thickness: 16kÅ ± 2kÅ

**GLASSIVATION:** 

Type: Silox

Thickness: 14kÅ ± 2kÅ

**WORST CASE CURRENT DENSITY:** 

 $2.0 \times 10^{5} \text{A/cm}^{2}$ 

TRANSISTOR COUNT:

78

PROCESS:

Bipolar-Di

# Metallization Mask Layout

# HS-2420RH -IN S/H CONTROL (1) (14)(13) GND OFF ADJ (3) OFF ADJ (4) (11) HOLD CAP (7) OUT

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site www.intersil.com