# Supertex inc.



#### **Electronic Telephone Line Switch**

#### **Features**

- □ 350V breakdown voltage
- 18Ω maximum switch resistance
- □ Current limiting protection
- Operates at 2.3V input

#### **Applications**

- ☐ Telephone handsets
- ☐ Modems
- Fax machines
- Answering machines
- Remote meter reading
- Phone interface products

#### **General Description**

The Supertex HT18LG and HT19LG are electronic line switch circuits that replace the mechanical hook switch contact or a discrete hook switch in a telephone handset or modem. They switch the positive side of the telephone line using control inputs that are referenced to the negative side of the line. In the off state, they can withstand 350V on the positive input. In the on state their series resistances are  $18\Omega$  maximum. The devices provide current limiting determined by an external resistor. There are three control inputs. The HKS pin turns on the hook switch when connected to the TPG pin. This can be accomplished by using a mechanical switch which closes when the handset is physically off-hook. The LS pin allows a logic signal to turn on the hook switch. The dial pulse, Pin 6, is used to turn the hook switch off for pulse dialing. For the HT18, the dial pulse is active high (DP) whereas for the HT19, it is active low (DP).

#### **Typical Application Circuit**



## **Ordering Information**

|                   |                   | Package Option                  |        |
|-------------------|-------------------|---------------------------------|--------|
| Breakdown Voltage | Switch Resistance | Dial Pul <u>se</u> Pin<br>DP/DP | SO-8   |
| 350V              | 18Ω               | Active High                     | HT18LG |
| 350V              | 18Ω               | Active Low                      | HT19LG |

### **Absolute Maximum Ratings**

| V <sub>TPG</sub> , Input line voltage | +350V           |
|---------------------------------------|-----------------|
| V <sub>TP</sub> , Output line voltage | +18V            |
| DP/DP continuous input voltage        | +10V            |
| Storage temperature                   | −65°C to +150°C |
| Junction temperature                  | +150°C          |
| Soldering temperature*                | +300°C          |
| Power dissipation                     | 0.8 Watt        |

Notes: All voltages are referenced to ground.

#### **Electrical Characteristics**

(Over operating supply voltages unless otherwise specified,  $T_A = 0$  °C to +50 °C)

| Symbol                                       | Parameter                         | Min | Тур | Max       | Unit | Conditions                                                 |
|----------------------------------------------|-----------------------------------|-----|-----|-----------|------|------------------------------------------------------------|
| V <sub>TPG</sub>                             | High voltage positive supply      |     |     | 350       | V    | I <sub>TPG</sub> = 500μA, HKS, LS,<br>DP/DP = open circuit |
| I <sub>TPG</sub>                             | Input leakage current             |     |     | 2.0       | ^    | V <sub>TPG</sub> = 100V, HKS, LS,<br>DP/DP = open circuit  |
|                                              |                                   |     |     | 200       | μΑ   | V <sub>TPG</sub> = 290V, HKS, LS,<br>DP/DP = open circuit  |
| R <sub>SW</sub>                              | TPG to TP switch resistance       |     |     | 18        |      | V <sub>TPG</sub> =17V, I <sub>TPG</sub> =180mA, SW= On     |
|                                              |                                   |     |     | 18        | Ω    | V <sub>TPG</sub> =3.0V, I <sub>TPG</sub> =20mA, SW= On     |
|                                              |                                   |     |     | 30        |      | V <sub>TPG</sub> =2.3V, I <sub>TPG</sub> =5mA, SW= On      |
| I <sub>TPG</sub> -I <sub>TP</sub>            | Bias current                      |     |     | 75        | ^    | V <sub>TPG</sub> = 5.0V, SW = On                           |
|                                              |                                   |     |     | 100       | μΑ   | V <sub>TPG</sub> = 10V, SW = On                            |
| I <sub>LIM</sub>                             | I <sub>TPG</sub> current limiting | 188 | 250 | 313       | mA   | R <sub>EXT</sub> = 200Ω ± 1%                               |
| I <sub>HKS</sub>                             | HKS input current                 |     |     | 200       | μΑ   | V <sub>HKS</sub> = 40V to 70V                              |
| I <sub>LS</sub> , I <sub>DP</sub>            | LS and DP logic input current     |     |     | 30        | μΑ   | $V_{LS} = 3.0V, V_{DP} = 3.0V$                             |
| I                                            | DP logic input current            |     |     | -30       | μΑ   | $V_{\overline{DP}} = 0V$                                   |
| $V_{IL(HKS)}$                                | HKS input low                     | 0   |     | 0.2       | V    | V <sub>TPG</sub> = 3.0V to 70V                             |
| V <sub>IH(HKS)</sub>                         | HKS input high                    | 2.0 |     | $V_{TPG}$ | V    | V <sub>TPG</sub> = 3.0V to 70V                             |
| V <sub>IL(LS)</sub> ,<br>V <sub>IL(DP)</sub> | Input logic low for DP/DP and LS  | 0   |     | 0.2       | V    | V <sub>TPG</sub> = 3.0V to 70V                             |
| V <sub>IH(LS)</sub> ,<br>V <sub>IH(DP)</sub> | Input logic high for DP/DP and LS | 1.5 |     | 10        | V    | V <sub>TPG</sub> = 3.0V to 70V                             |
| T <sub>ON</sub>                              | Turn on time                      |     |     | 1.0       | ms   | V <sub>TPG</sub> = 4.5V                                    |
| T <sub>OFF</sub>                             | Turn off time                     |     |     | 1.0       | ms   | V <sub>TPG</sub> = 4.5V                                    |

<sup>\*</sup>Distance of 1.6mm from case for 10 seconds.

#### **Truth Table**

| HKS    | LS     | DP     | DP     | Switch State |
|--------|--------|--------|--------|--------------|
| Н      | L or Z | L or Z | H or Z | ON           |
| Н      | Н      | L or Z | H or Z | ON           |
| L or Z | L or Z | L or Z | H or Z | OFF          |
| L or Z | Н      | L or Z | H or Z | ON           |
| Х      | X      | Н      | L      | OFF          |

Z = high impedance, open circuit

X = don't care

L = logic level low

H = logic level high

### **Block Diagram**



### **Typical Application Circuit**



#### **Pin Description**

| Pin # | Symb | Description                                                                                                                                       |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | TPG  | Positive input side of a telephone line, typically Tip side.                                                                                      |
| 2     | HKS  | Hookswitch input. Connect HKS to TPG to turn on the hook switch. Internally pulled low with a high value resistor.                                |
| 3     | GND  | Device ground. Negative side of a telephone line, typically Ring side.                                                                            |
| 4     | NC   | No Connect. Open Circuit. No internal connections to the device.                                                                                  |
| 5     | LS   | Line switch input. Input logic high turns on the hook switch. Internally pulled low with a high value resistor.                                   |
| 6     | DP   | For HT18. Dial pulse input. Input logic high turns off the hook switch. Used for pulse dialing. Internally pulled low with a high value resistor. |
| 6     | DP   | For HT19. Dial pulse input. Input logic low turns off the hook switch. Used for pulse dialing. Internally pulled high with a high value resistor. |
| 7     | CS   | Current sense input. An external resistor connected between CS and TP sets the current limit.                                                     |
| 8     | TP   | Positive output side of a telephone line. Zener protection to prevent this output from rising above 18V is required.                              |

### **Pin Configuration**



Note: See Package Outline section for dimensions.