**Preliminary** ## 32-Channel 128-Level Amplitude Gray-Shade Display Column Driver #### **Features** - □ 5V CMOS inputs - □ Up to 80V modulation voltage - ☐ Capable of 128 levels of gray shading - 24MHz data throughput rate - ☐ 32 outputs per device (can be cascaded) - ☐ Pin-programmable shift direction (DIR) - ☐ D/A conversion cycle time is 20µs - □ Diodes in output structure allow usage in energy recovery systems - ☐ Integrated HVCMOS® technology - ☐ Available in 3-sided 64-lead gullwing package ### **Applications** - □ Electroluminescent Displays - □ Polycholesteric Displays ### **General Description** The HV633 is a 32-channel driver IC for gray shade display use. It is designed to produce varying output voltages between 3 and 80 volts. This amplitude modulation at the output is facilitated by an external ramp voltage $V_{\rm R}$ . See Theory of Operation for detailed explanation. This device consists of a dual 16-bit shift registers, 32 data latches and comparators, and control logic to preform 128 levels of gray shading. There are 7 bits of data inputs. Data is shifted through the shift registers at both edges of the clock, resulting a data transfer rate of twice of the shift clock frequency. When the DIR pin is high, CSI/CSO is the input/output for the chip select pulse. When DIR is low, CSI/CSO is the output/input for the chip select pulse. The DIR = HIGH also allows the HV633 to shift data in the counterclockwise direction when viewed from the top of the package. When the DIR pin is low, data is shifted in the clockwise direction. The output circuitry allows the energy which is stored in the output capacitance to be returned to $V_{PP}$ through the body diode of the output transistor. ### **Functional Block Diagram** 11/21/02 ### **Absolute Maximum Ratings** | Supply voltage, V <sub>DD</sub> <sup>1</sup> | -0.5V to +7.5V | |-------------------------------------------------------------|--------------------------------| | Supply voltage, V <sub>PP</sub> <sup>1</sup> | -0.5V to +90V | | Logic input levels <sup>1</sup> | -0.5 to V <sub>DD</sub> + 0.5V | | Ground current <sup>2</sup> | 1.5A | | Continuous total power dissipation <sup>3</sup> | 2.0W | | Maximum junction tempertaure | 125°C | | Storage temperature range | -65°C to +150°C | | Lead temperature 1.6mm (1/16 inch) from case for 10 seconds | 260°C | #### Notes: - 1. All voltages are referenced to GND. - 2. Duty cycle is limited by the total power dissipated in the package. - 3. For operation above 25°C ambient derate linearly to 125°C at 22.2mW/°C. ### **Ordering Information** | | Package Option | | | |--------|----------------------------------|--|--| | Device | 64-Lead 3-sided Plastic Gullwing | | | | HV633 | HV633PG | | | Power-up sequence should be the following: - 1. Connect ground. - 2. Apply V<sub>DD</sub>. - 3. Set all inputs (Data, CLK, Enable, etc.) to a known state. - 4. Apply V<sub>PP</sub>. Power-down sequence should be the reverse of the above. # **Electrical Characteristics** (at $T_A = 25$ °C, over operating conditions unless otherwise specified) **Low-Voltage DC Characteristics (Digital)** | Symbol | Parameter | Min | Typ <sup>1</sup> | Max | Units | Conditions | |------------------------------|------------------------------------------|------|------------------|-----|-------|--------------------------------------| | I <sub>DD</sub> | V <sub>DD</sub> supply current | | 12 | 20 | mA | $f_{SC} = 12MHz$<br>$f_{CC} = 12MHz$ | | I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply current | | | 200 | μΑ | All $V_{IN} = 0V$ , $V_{DD} = max$ | | I <sub>IH</sub> | High-level input current | | 1.0 | 50 | μΑ | $V_{IH} = V_{DD}$ | | I <sub>IL</sub> | Low-level input current | | -1.0 | -50 | μΑ | $V_{IL} = 0V$ | | C <sub>IN</sub> <sup>2</sup> | Input capacitance (data, LC, SC, CC) | | | 15 | pF | $V_{IN} = 0V$ , $f = 1.0MHz$ | | I <sub>OH</sub> | High-level output current | -2.0 | | | mA | V <sub>DD</sub> = 4.5V | | I <sub>OL</sub> | Low-level output current | 2.0 | | | mA | V <sub>DD</sub> = 4.5V | #### Notes - 1. All typical values are at $V_{DD}$ = 5.0V. - 2. Guaranteed by design. #### **Low-Voltage DC Characteristics (Analog)** | Symbol | Parameter | Min | Тур | Max | Units | Conditions | |------------------|------------------------------------------|-----|-----|-----|-------|--------------------------------------| | I <sub>DD</sub> | V <sub>DD</sub> supply current | | | 500 | μΑ | $f_{SC} = 12MHz$<br>$f_{CC} = 12MHz$ | | I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply current | | | 200 | μΑ | All $V_{IN} = 0V$ , $V_{DD} = max$ | #### **High-Voltage Bias Circuit for Output Variation Control** | Symbol | Parameter | Min | Тур | Max | Units | Conditions | |-----------------|-------------------------------------------------|-----|-----|-----|-------|--------------------------------------------------| | I <sub>PP</sub> | V <sub>PP</sub> supply current for bias circuit | | 2.0 | | mA | Depending on external bias circuit, see Table 1. | #### **High-Voltage DC Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | Conditions | |------------------|----------------------------------------------------------------------|------------------------|-----------|--------|--------------------------------------------------|-------------------------------------------| | I <sub>AOH</sub> | High-voltage analog output source current | See Per | rformance | Curves | mA | V <sub>PP</sub> = 80V<br>See test circuit | | I <sub>AOL</sub> | High-voltage analog output sink current | See Performance Curves | | mA | $V_{PP} = 80V, V_{DD} = 4.5V$<br>$V_{AO} = 2.0V$ | | | $\Delta V_{O}$ | Maximum delta voltage between high voltage outputs of the same level | | | ±0.2 | V | At all gray levels | ### **Recommended Operating Conditions** | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|-------------------------------------------------------|--------------------|-----|--------------------|-------| | $V_{DD}$ | Low-voltage digital supply voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>DD</sub> | Low-voltage analog supply voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage (analog and digital) | V <sub>DD</sub> -1 | | V <sub>DD</sub> | V | | V <sub>IL</sub> | Low-level input voltage (analog and digital) | 0 | | 1.0 | V | | V <sub>BIAS</sub> | I <sub>PP</sub> control circuit bias voltage | -2.0 | 0 | | V | | V <sub>CTL</sub> | I <sub>PP</sub> control circuit control voltage | | 0 | 2.0 | V | | V <sub>PP</sub> | High-voltage supply | -0.3 | | 80 | V | | V <sub>R</sub> | Ramp voltage | 0 | | V <sub>PP</sub> -2 | V | | f <sub>SC</sub> | Shift clock operating frequency (at $V_{DD} = 5.5V$ ) | | | 12 | MHz | ### **Electrical Characteristics** AC Characteristics ( $V_{DD} = 5.5V$ , $T_A = 25$ °C) #### **Logic Timing** | Symbol | Parameter | Min | Тур | Max | Units | Conditions | |---------------------|-----------------------------------------|------|-----|-----|-------|------------| | f <sub>SC</sub> | Shift clock operating frequency | | | 12 | MHz | | | f <sub>DIN</sub> | Data-in frequency | | | 24 | MHz | | | t <sub>SS</sub> | CSI/CSO pulse to shift clock setup time | | 40 | | ns | | | t <sub>HS</sub> | CSI/CSO pulse to shift clock hold time | | 0 | | ns | | | t <sub>WA</sub> | CSI pulse width | | 49 | | ns | | | t <sub>DS</sub> | Data to shift clock setup time | | 20 | | ns | | | t <sub>DH</sub> | Data to shift clock hold time | | 0 | | ns | | | t <sub>WD</sub> | Data-in pulse width | | 24 | | ns | | | t <sub>WLC</sub> | Load count pulse width | | 98 | | ns | | | t <sub>DLCR</sub> | Load count to ramp delay | 1.0 | | | μS | | | t <sub>DRCC</sub> 1 | Ramp to count clock delay | 0.47 | | | μS | | | t <sub>DSL</sub> | Shift clock to load count delay time | | 98 | | ns | | | t <sub>CSC</sub> | Shift clock cycle time | 98 | | | ns | | | t <sub>WSC</sub> | Shift clock pulse width | 49 | | | ns | | | t <sub>CCC</sub> | Count clock cycle time | 98 | | | ns | | | t <sub>WCC</sub> | Count clock pulse width | 49 | | | ns | | Note 1: Count clock starts counting after $0.47\mu s$ min. This is equivalent to a time duration for a linear ramp $V_R$ to ramp from 0 to 3V, assuming the minimum value of $T_{RR}$ , ramp size time of $12\mu s$ for $V_R = 80V$ . ### $V_{RAMP}$ Timing | Symbol | Parameter | Min | Тур | Max | Units | Conditions | |------------------------------|---------------------------|------|-----|-----|-------|------------------------| | t <sub>CR</sub> | Cycle time of ramp signal | 15 | | | μS | | | t <sub>RR</sub> | Ramp rise time | 10.6 | | | μS | | | t <sub>HR</sub> <sup>2</sup> | Ramp hold time | 2 | | 15 | μS | | | t <sub>FR</sub> | Ramp fall time | 3 | | | μS | C <sub>LOAD</sub> =1nF | Note 2: The maximum ramp hold time may be longer than 15 $\mu$ s, but the output voltage HV $_{OUT}$ will droop due to leakage. ### Table 1: Schemes to control $\rm I_{\rm PP}$ bias current, typical $\rm I_{\rm PP}$ #### Option 1 | V <sub>BIAS</sub> | V <sub>CTL</sub> (V) | R <sub>CTL</sub> (Ω) | I <sub>PP</sub> (mA) | |-------------------|----------------------|----------------------|----------------------| | 0 | 0.1 | 56K | 2 | | 0 | 1.0 | 56K | 7 | #### Option 2 | V <sub>BIAS</sub> | V <sub>CTL</sub> | R <sub>CTL</sub> | I <sub>PP</sub> | |-------------------|------------------|------------------|-----------------| | (V) | (V) | (Ω) | (mA) | | -1.0 | 0 | 56K | 4 | | -2.0 | 0 | 56K | 5.5 | ### **Pin Definitions** | Pin# | Name | Function | |---------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30-36 | D1-D7 | Inputs for binary-format parallel data. | | 26 | SC (Shift Clock) | Triggers data on both rising and falling edges. This implies that the data rate is always twice the clock rate (data rate = 20MHz max if clock rate = 10MHz max). | | 22 | CSI (Chip<br>Select Input) | Input pin for the chip select pulse (when DIR is high). Output pin for the chip select pulse (when DIR is low). | | 43 | CSO (Chip<br>Select Output) | Input pin for the chip select pulse (when DIR is low). Output pin for the chip select pulse (when DIR is high). | | 40 | LC<br>(Load Count) | Input for a pulse whose rising edge causes data from the input latches to enter the comparator latches, and whose falling edge initiates the conversion of this binary data to an output level (D-to-A). Also, the HV <sub>OUT</sub> will clear to zero after the load count is initiated. | | 42 | CC (Count Clock) | Input to the count clock generator whose increments are compared to the data in the comparator latches. | | 18, 47 | V <sub>R</sub> | High-voltage ramp input for charging the output stage hold capacitors $(C_H)$ . This input can be linear or non-linear as desired. | | 28 | DIR | When this pin is connected to $V_{DD}$ , input data is shifted in ascending order, i.e., corresponding to $HV_{OUT}1$ to $HV_{OUT}32$ . When connected to LVGND, input data is shifted in descending order, i.e., corresponding to $HV_{OUT}32$ to $HV_{OUT}1$ . | | 27, 38 | LVGND | This is ground for the logic section. HVGND and LVGND should be connected together externally. | | 17, 48 | HVGND | This is ground for the high-voltage (output) section. HVGND and LVGND should be connected together externally. | | 19, 45 | V <sub>PP</sub> | This input biases the output source followers. | | 1-16<br>49-64 | HV <sub>OUT</sub> 1-<br>HV <sub>OUT</sub> 32 | High-voltage outputs. | | 21 | V <sub>DD</sub> (Analog) | Low-voltage analog supply voltage. | | 29 | V <sub>DD</sub> (Digital) | Low-voltage digital supply voltage. | | 24 | V <sub>CTL</sub> | Voltage supply pin to prevent output voltage from being affected by its adjacent outputs ( $V_{CTL} = 2V$ for a particular panel). The combination of $V_{CTL}$ and $R_{CTL}$ will reduce the output voltage variation to less than $\pm 0.2V$ of delta voltage between high voltage outputs of the same level at all gray levels. | | 25 | R <sub>CTL</sub> | Current sense resistor to ground to prevent output voltage from being affected by its adjacent outputs $(R_{CTL} = 56K\Omega \text{ for a particular panel})$ . See $V_{CTL}$ function above. | # **Input and Output Equivalent Circuits** ### **Output Stage Detail** #### **Test Circuit** High-voltage Analog Output Source Current (I<sub>AOH</sub>) For gray shade #1 (000 0000) - 1. Set $HV_{OUT} = Low$ . 2. Apply $V_{PP} = 80V$ . - 3. Apply a step voltage of 70V at $V_R$ (slew rate = 4.1V/ $\mu$ s). - 4. Measure voltage across the 1K $\Omega$ resistor. - 5. Output source current can be calculated by using $\frac{V_{tst}}{1K}$ ### **Functional Block Diagram** SC = Shift Clock CSI = Chip Select Input LC = Load Count CSO = Chip Select Output CC = Count Clock <sup>\*</sup>Strobe = twice the SC frequency # **Typical Panel Connections** ### **Gray Shade Decoding Scheme** | Shade Number | D7 | D6 | D5 | D4 | D3 | D2 | D1 | |--------------|----|----|--------------------------|----|--------------------------|--------------------------|-----------| | 128 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 127 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 126 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | 125 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 124 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | 123 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 122 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | 121 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | | | | <br> -<br> -<br> -<br> - | | <br> -<br> -<br> -<br> - | <br> -<br> -<br> -<br> - | $\hat{a}$ | | 7 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 6 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 5 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 4 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 3 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### **Gray Scale Voltage** ### **Function Table** | Sequence | Function | DIR | Data-In<br>(D1 - D7) | CSI | CSO | Shift<br>Clock | Load<br>Count | Count<br>Clock | <b>V</b> <sub>R</sub> | HV <sub>OUT</sub> | |----------|----------------------------------------------|-----|----------------------|----------------------|--------|----------------|---------------|----------------|--------------------------------|-------------------| | 1 | Shift Data<br>from HV <sub>OUT</sub> 1 to 32 | Н | H<br>L | JL | Output | | L | L | L | L<br>H | | 2 | Shift Data<br>from HV <sub>OUT</sub> 32 to 1 | L | H<br>L | Output | | | L | L | L | L<br>H | | 3 | Load Shift Register | Х | Х | | | | L | L | L | - | | 4 | Load Counter | Х | Х | Pre-define by 1 or 2 | | L | | L | L | - | | 5 | Counting/Voltage<br>Conversion | Х | Х | | | L | L | | Initiates<br>V <sub>RAMP</sub> | - | ## **Timing Diagrams** ### (a) Basic System Timing <sup>\*</sup>HV<sub>OUT</sub> will clear to zero with load count. ### (b) Detailed Device Timing # **Typical Performance Curves** ### **Pin Configuration** #### 64-Pin PG Package | Pin | Function | Pin | Function | Pin | Function | |-----|---------------------------|-----|----------------------------|-----|----------------------| | 1 | HV <sub>OUT</sub> 1 | 23 | N/C | 45 | $V_{PP}$ | | 2 | HV <sub>OUT</sub> 2 | 24 | $V_{CTL}$ | 46 | N/C | | 3 | HV <sub>OUT</sub> 3 | 25 | R <sub>CTL</sub> | 47 | $V_R$ | | 4 | HV <sub>OUT</sub> 4 | 26 | SC (Shift Clock) | 48 | HVGND | | 5 | HV <sub>OUT</sub> 5 | 27 | LVGND | 49 | HV <sub>OUT</sub> 17 | | 6 | HV <sub>OUT</sub> 6 | 28 | DIR | 50 | HV <sub>OUT</sub> 18 | | 7 | HV <sub>OUT</sub> 7 | 29 | V <sub>DD</sub> (Digital)* | 51 | HV <sub>OUT</sub> 19 | | 8 | HV <sub>OUT</sub> 8 | 30 | D <sub>7</sub> | 52 | $HV_{OUT}$ 20 | | 9 | HV <sub>OUT</sub> 9 | 31 | $D_6$ | 53 | HV <sub>OUT</sub> 21 | | 10 | HV <sub>OUT</sub> 10 | 32 | $D_5$ | 54 | HV <sub>OUT</sub> 22 | | 11 | HV <sub>OUT</sub> 11 | 33 | $D_4$ | 55 | $HV_{OUT}$ 23 | | 12 | HV <sub>OUT</sub> 12 | 34 | $D_3$ | 56 | $HV_{OUT}$ 24 | | 13 | HV <sub>OUT</sub> 13 | 35 | $D_2$ | 57 | HV <sub>OUT</sub> 25 | | 14 | HV <sub>OUT</sub> 14 | 36 | $D_1$ | 58 | $HV_{OUT}$ 26 | | 15 | HV <sub>OUT</sub> 15 | 37 | N/C | 59 | HV <sub>OUT</sub> 27 | | 16 | HV <sub>OUT</sub> 16 | 38 | LVGND | 60 | $HV_{OUT}$ 28 | | 17 | HVGND | 39 | N/C | 61 | $HV_{OUT}$ 29 | | 18 | $V_R$ | 40 | LC (Load Count) | 62 | HV <sub>OUT</sub> 30 | | 19 | $V_{PP}$ | 41 | N/C | 63 | HV <sub>OUT</sub> 31 | | 20 | N/C | 42 | CC (Count Clock) | 64 | HV <sub>OUT</sub> 32 | | 21 | V <sub>DD</sub> (Analog)* | 43 | CSO | | | | 22 | CSI | 44 | N/C | | | <sup>\*</sup> Analog $V_{\rm DD}$ and digital $V_{\rm DD}$ may be connected separately for better noise immunity. ### **Package Outlines** 3-Sided Plastic QFP 64-pin Gullwing Package ### **Theory of Operation** The HV633 has two primary functions: - 1) Loading data from the data bus and, - Gray-shade conversion (converting latched data to output voltages). Since the device was developed initially for flat panel displays, the operation will be described in terms that pertain to that technology. As shown by the Typical Drive Scheme, several HV633 packages are mounted at the top and bottom of a display panel. Data exists on a 7-bit bus (adjacent PC board traces) at top and bottom. The D1 through D7 inputs of each chip take data from the bus when either a CSI or CSO pulse is present at the chip. These pulses therefore act as a combination CHIP SELECT and LOCATION STROBE. Because of the way the chip HV $_{\rm OUT}$ pins are sequenced, data on the bus at the bottom of the display panel will be entered into the left-most chip as HV $_{\rm OUT}$ 1, HV $_{\rm OUT}$ 2, etc. up to HV $_{\rm OUT}$ 32. The CSI pulse will accomplish this with DIR = High. #### **Loading Data from Data Bus** Here is the full data-entry sequence: - 1) The microcontroller puts data on the bus (7 bits) - 2) To enter the data into the 32 sets of 7 latches on the first chip, the shift clock rises. This positive transition is combined with the CSI pulse and is generated only once to strobe the data into the first set of latches. (These latches eventually send data to the HV<sub>OUT</sub>1). The data on the bus then changes, the shift clock falls, and this negative transition is combined with the CSI pulse, which is now propagated internally, to strobe the new data into the next set of 7 latches (which will end up as HV<sub>OUT</sub>2). This internal CSI pulse therefore runs at twice the shift clock rate. - 3) When the last set of 7 latches in the first chip has been loaded (HV<sub>OUT</sub>32), the CSI pulse leaves chip 1 and enters chip 2. The exit pin is called CSO and the chip 2 entry pin is CSI. For chips at the top of the panel things are reversed: DIR is low, entry pins are CSO and exit pins are CSI, because the data-into-latches sequence is in descending order, HV<sub>OUT</sub>32 down to HV<sub>OUT</sub>1. - 4) The buses may of course be separate, and data can be strobed in on an interleaved basis, etc., but those complications will be left to systems designers. When data has been loaded into all 32 outputs of all chips (top and bottom of the display panel), the load count pin is pulsed. On its rising transition, all output levels are reset to zero and all the data in the input latches is transferred to a like number of comparator latches, (thus leaving the data latches ready to receive new data during the following operations). After the transfer, the load count pin is brought low. This transition begins the events that convert the binary data into a gray-shade level. #### **Gray-shade Conversion** - 1) The COUNT CLOCK is started. An external signal is applied to the COUNT CLOCK pin, causing the counter on each chip to increment from binary 000 0000 to 111 1111 (0 to 127). - 2) At the same time, the $V_R$ voltage is applied to all chips, via charging transistors, causing the HOLD CAPACITOR ( $C_H$ ) on each output to experience a rise in voltage. - 3) The logic control compares the count in the comparator latch to the count clock. The gate voltage of Q<sub>1</sub> and the output voltage HV<sub>OUT</sub> will ramp up at the same rate as V<sub>R</sub>. - Once V<sub>R</sub> has reached the maximum voltage, then all the pixels will be at the final value. (See Output Gray Scale Voltage.) #### **Output Voltage Variation** The output voltage of the HV633 is determined by the logic and the ramp voltage $V_{\rm R}.$ It is possible that the output voltage may be coupled to an unacceptable level due to its adjacent outputs through the panel. In order to solve this problem, internal logic (refer to Output Stage Detail) is integrated in the IC to minimize the effect. Two external pins $V_{\text{CTL}}$ and $R_{\text{CTL}}$ allow the feasibility to control the current flowing through $Q_2$ . The $V_{\text{CTL}}$ pin is connected to a voltage source and the $R_{\text{CTL}}$ pin is connected to ground through a resistor (2V and $56 \text{K}\Omega$ are used for a particular panel). The internal bias circuit will drive the resistor to a voltage level that is equal to the $V_{\text{CTL}}$ voltage at steady state through an operational amplifier. The current flowing through Q1 and Q2 will be limited to $V_{\text{CTRL}}/R_{\text{CTRL}}$ . This combination of $V_{\text{CTL}}$ and $R_{\text{CTL}}$ will reduce the output voltage variation to less than $\pm 0.2 \text{V}$ of delta voltage for each gray shade, independent of its adjacent output voltages.