# **High-Voltage Current-Mode PWM Controller** # **Ordering Information** | +\ | +V <sub>IN</sub> Feedback | | | | Package | Options | | | |-----|---------------------------|----------|-------------------|-----------------------|----------------|------------------------|---------|--| | Min | Max | Accuracy | Max<br>Duty Cycle | 16 Pin<br>Plastic DIP | 16 Pin<br>SOIC | 20 Pin<br>Plastic PLCC | DIE | | | 10V | 450V | <±2% | 49% | HV9120P | HV9120NG | HV9120PJ | HV9120X | | | 10V | 450V | <±2% | 99% | HV9123P | HV9123NG | HV9123PJ | HV9123X | | Standard temperature range for all parts is industrial (-40° to +85°C). #### **Features** - 10 to 450V input acceptance range - <1.3mA supply current</p> - □ >1.0MHz clock - → >20:1 dynamic range @ 500KHz - Low internal noise # **Applications** - Off-line high frequency power supplies - Universal input power supplies - High density power supplies - Very high efficiency power supplies - Extra wide load range power supplies # **Absolute Maximum Ratings** Voltages are referenced to -VIN | Logic Input Voltages $-0.3 \text{ to V}_{DD} + 0.3 \text{V}_{DD} 0.$ | +V <sub>IN</sub> Input Voltage | 450V | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------| | $\begin{array}{c} \text{Linear Input Voltages} & -0.3 \text{ to V}_{\text{DD}} + 0.3 \text{V} \\ I_{\text{IN}} \text{ Preregulator Input Current (continuous)} & 2.5 \text{mA} \\ \hline T_{j} \text{ Operating Junction Temperature} & 150 ^{\circ} \text{ C} \\ \text{Storage Temperature} & -65 ^{\circ} \text{C to } 150 ^{\circ} \text{C} \\ \hline Power Dissipation, PDIP & 1000 \text{mW} \\ \hline Power Dissipation PLCC & 1400 \text{mW} \\ \hline \end{array}$ | V <sub>DD</sub> Device Supply Voltage | 15.5V | | $\begin{array}{c} I_{\text{IN}} \text{ Preregulator Input Current (continuous)} & 2.5 \text{mA} \\ T_{\text{j}} \text{ Operating Junction Temperature} & 150^{\circ} \text{ C} \\ \text{Storage Temperature} & -65^{\circ} \text{C to } 150^{\circ} \text{C} \\ \text{Power Dissipation, PDIP} & 1000 \text{mW} \\ \text{Power Dissipation PLCC} & 1400 \text{mW} \end{array}$ | Logic Input Voltages | -0.3 to V <sub>DD</sub> + 0.3V | | T <sub>j</sub> Operating Junction Temperature 150° C Storage Temperature -65°C to 150°C Power Dissipation, PDIP 1000mW Power Dissipation PLCC 1400mW | Linear Input Voltages | -0.3 to V <sub>DD</sub> + 0.3V | | Storage Temperature -65°C to 150°C Power Dissipation, PDIP 1000mW Power Dissipation PLCC 1400mW | I <sub>IN</sub> Preregulator Input Current (continuous) | 2.5mA | | Power Dissipation, PDIP 1000mW Power Dissipation PLCC 1400mW | T <sub>j</sub> Operating Junction Temperature | 150° C | | Power Dissipation PLCC 1400mW | Storage Temperature | -65°C to 150°C | | | Power Dissipation, PDIP | 1000mW | | Power Dissipation SOIC 900mW | Power Dissipation PLCC | 1400mW | | | Power Dissipation SOIC | 900mW | # **General Description** The Supertex HV9120 and HV9123 are Switch Mode Power Supply (SMPS) controller subsystems that can start and run directly from almost any DC input, from a 12V battery to a rectified and filtered 240V AC line. They contain all the elements required to build a single-switch converter except for the switch, magnetic assembly, output rectifier(s) and filter(s). A unique input circuit allows the 912x to self-start directly from a high voltage input, and subsequently take the power to operate from one of the outputs of the converter it is controlling, allowing very efficient operation while maintaining input-to-output galvanic isolation limited in voltage only by the insulation system of the associated magnetic assembly. A ±2% internal bandgap reference, internal operational amplifier, very high speed comparator, and output buffer allow production of rugged, high performance, high efficiency power supplies of 50 watts or more, which can still be over 80% efficient at outputs of 1.0W or less. The wide dynamic range of the controller system allows designs with extremely wide line and load variations with much less difficulty and much higher efficiency than usual. The exceptionally wide input voltage acceptance range also allows much better usage of energy stored in input dropout capacitors than with other PWM ICs. Remote on/off controls allow either latching or nonlatching remote shutdown. During shutdown, power required is under 6.0mW. For detailed circuit and application information, please refer to application notes AN-H13 and AN-H21 to AN-H24. # **Electrical Characteristics** (Unless otherwise specified, $V_{DD}$ = 10V, $+V_{IN}$ = 48V, Discharge = $-V_{IN}$ = 0V, $R_{BIAS}$ = 390K $\Omega$ , $R_{OSC}$ = 330K $\Omega$ , $T_A$ = 25°C.) | Symbol Parameters | Min | Тур | Max | Unit | Conditions | |-------------------|-----|-----|-----|------|------------| #### Reference | $V_{REF}$ | Output Voltage | 3.92 | 4.00 | 4.08 | V | $R_L = 10M\Omega$ | |--------------------|----------------------------------------------------------|------|------|------|-------|------------------------------------------------------| | | | 3.84 | 4.00 | 4.16 | | $R_L = 10M\Omega$ ,<br>$T_A = -55^{\circ}C$ to 125°C | | Z <sub>OUT</sub> | Output Impedance <sup>1</sup> | 15 | 30 | 45 | ΚΩ | | | I <sub>SHORT</sub> | Short Circuit Current | | 125 | 250 | μΑ | V <sub>REF</sub> = -V <sub>IN</sub> | | $\Delta V_{REF}$ | Change in V <sub>REF</sub> with Temperature <sup>1</sup> | | 0.25 | | mV/°C | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | # Oscillator | f <sub>MAX</sub> | Oscillator Frequency | 1.0 | 3.0 | | MHz | $R_{OSC} = 0\Omega$ | |-------------------|--------------------------------------|-----|-----|-----|--------|----------------------------------------| | f <sub>OSC</sub> | Initial Accuracy <sup>2</sup> | 80 | 100 | 120 | KHz | $R_{OSC} = 330K\Omega$ | | | | 160 | 200 | 240 | | $R_{OSC} = 150K\Omega$ | | $\Delta V_{OSC}$ | Voltage Stability | | | 15 | % | 9.5V < V <sub>DD</sub> <13.5V | | TC <sub>osc</sub> | Temperature Coefficient <sup>1</sup> | | 170 | | ppm/°C | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | #### **PWM** | D <sub>MAX</sub> | Maximum Duty Cycle <sup>1</sup> | HV9120 | 49.0 | 49.4 | 49.6 | % | | |------------------|------------------------------------------------------------|--------|------|------|------|------|--| | | | HV9123 | 95 | 97 | 99 | | | | | Deadtime <sup>1</sup> | HV9123 | | 225 | | nsec | | | D <sub>MIN</sub> | Minimum Duty Cycle | | | | 0 | % | | | | Minimum Pulse Width<br>Before Pulse Drops Out <sup>1</sup> | | | 80 | 125 | nsec | | #### **Current Limit** | V <sub>lim</sub> | Maximum Input Signal | 1.0 | 1.2 | 1.4 | V | V <sub>FB</sub> = 0V | |------------------|------------------------------|-----|-----|-----|----|---------------------------------------| | t <sub>d</sub> | Delay to Output <sup>1</sup> | | 80 | 150 | ns | $V_{SENSE} = 1.5V, V_{COMP} \le 2.0V$ | # **Error Amplifier** | V <sub>FB</sub> | Feedback Voltage | 3.92 | 4.00 | 4.08 | V | V <sub>FB</sub> Shorted to Comp | |---------------------|-------------------------------------|------------|--------------------|------|-----|---------------------------------| | I <sub>IN</sub> | Input Bias Current | | 25 | 500 | nA | V <sub>FB</sub> = 4.0V | | V <sub>OS</sub> | Input Offset Voltage | nul | nulled during trim | | | | | A <sub>VOL</sub> | Open Loop Voltage Gain <sup>1</sup> | 60 | 80 | | dB | | | GB | Unity Gain Bandwidth <sup>1</sup> | 1.0 | 1.3 | | MHz | | | Z <sub>OUT</sub> | Output Impedance <sup>1</sup> | | see fig. 1 | | Ω | | | I <sub>SOURCE</sub> | Output Source Current | -1.4 | -2.0 | | mA | V <sub>FB</sub> = 3.4V | | I <sub>SINK</sub> | Output Sink Current | 0.12 | 0.15 | | mA | V <sub>FB</sub> = 4.5V | | PSRR | Power Supply Rejection <sup>1</sup> | see fig. 2 | | | dB | | #### Notes: <sup>1.</sup> Guaranteed by design. Not subject to production test. <sup>2.</sup> Stray C on OSC IN pin must be ≤5pF. **Electrical Characteristics** (continued) (Unless otherwise specified, $V_{DD}$ = 10V, $+V_{IN}$ = 48V, Discharge = $-V_{IN}$ = 0V, $R_{BIAS}$ = 390KΩ, $R_{OSC}$ = 330KΩ, $T_A$ = 25°C.) | Symbol Parameters | Min | Typ | Max | Unit | Conditions | |-------------------|-----|-----|-----|------|------------| | Symbol Parameters | Min | Тур | Max | Unit | Conditions | # Pre-regulator/Startup | +V <sub>IN</sub> | Input Voltage | | | 450 | <b>V</b> | $I_{IN} < 10 \mu A; V_{CC} > 9.4 V$ | |-------------------|----------------------------------------------------------|-----|-----|-----|----------|-------------------------------------| | +I <sub>IN</sub> | Input Leakage Current | | | 10 | μΑ | V <sub>DD</sub> > 9.4V | | $V_{TH}$ | V <sub>DD</sub> Pre-regulator Turn-off Threshold Voltage | 8.0 | 8.7 | 9.4 | ٧ | $I_{PREREG} = 10 \mu A$ | | V <sub>LOCK</sub> | Undervoltage Lockout | 7.0 | 8.1 | 8.9 | V | | # Supply | I <sub>DD</sub> | Supply Current | | 0.75 | 1.3 | mA | C <sub>L</sub> < 75pF | |-------------------|--------------------------|-----|------|------|----------|-----------------------------| | IQ | Quiescent Supply Current | | 0.55 | | mA | Shutdown = -V <sub>IN</sub> | | I <sub>BIAS</sub> | Nominal Bias Current | | 20 | | μΑ | | | $V_{DD}$ | Operating Range | 9.0 | | 13.5 | <b>V</b> | | # **Shutdown Logic** | t <sub>SD</sub> | Shutdown Delay <sup>1</sup> | | 50 | 100 | ns | $C_L = 500pF, V_{SENSE} = -V_{IN}$ | |-----------------|-----------------------------------|-----|-----|-----|----|------------------------------------| | t <sub>SW</sub> | Shutdown Pulse Width <sup>1</sup> | 50 | | | ns | | | t <sub>RW</sub> | RESET Pulse Width <sup>1</sup> | 50 | | | ns | | | $t_{LW}$ | Latching Pulse Width <sup>1</sup> | 25 | | | ns | Shutdown and reset low | | V <sub>IL</sub> | Input Low Voltage | | | 2.0 | V | | | V <sub>IH</sub> | Input High Voltage | 7.0 | | | V | | | I <sub>IH</sub> | Input Current, Input Voltage High | | 1.0 | 5.0 | μΑ | $V_{IN} = V_{DD}$ | | I <sub>IL</sub> | Input Current, Input Voltage Low | | -25 | -35 | μΑ | V <sub>IN</sub> = 0V | # Output | output | | | | | | | | | |------------------|------------------------|-----------|-----------------------|-----|-----|----|--------------------------------------------------------------|--| | V <sub>OH</sub> | Output High Voltage | | V <sub>DD</sub> -0.25 | | | V | I <sub>OUT</sub> = 10mA | | | | | | V <sub>DD</sub> -0.3 | | | | I <sub>OUT</sub> = 10mA,<br>T <sub>A</sub> = -55°C to 125°C | | | V <sub>OL</sub> | Output Low Voltage | | | | 0.2 | V | I <sub>OUT</sub> = -10mA | | | | | | | | 0.3 | | I <sub>OUT</sub> = -10mA,<br>T <sub>A</sub> = -55°C to 125°C | | | R <sub>OUT</sub> | Output Resistance | Pull Up | | 15 | 25 | Ω | $I_{OUT} = \pm 10 \text{mA}$ | | | | | Pull Down | | 8.0 | 20 | | | | | | | Pull Up | | 20 | 30 | Ω | $I_{OUT} = \pm 10 \text{mA},$ | | | | | Pull Down | | 10 | 30 | ] | T <sub>A</sub> = -55°C to 125°C | | | t <sub>R</sub> | Rise Time <sup>1</sup> | | | 30 | 75 | ns | C <sub>L</sub> = 500pF | | | t <sub>F</sub> | Fall Time <sup>1</sup> | | | 20 | 75 | ns | C <sub>L</sub> = 500pF | | #### Note: <sup>1.</sup> Guaranteed by design. Not subject to production test. # **Truth Table** | Shutdown | Reset | Output | |-------------------|-------------------|-----------------------------| | Н | Н | Normal Operation | | Н | $H \rightarrow L$ | Normal Operation, No Change | | L | Н | Off, Not Latched | | L | L | Off, Latched | | $L \rightarrow H$ | L | Off, Latched, No Change | # **Shutdown Timing Waveforms** # **Functional Block Diagram** Pin number in parentheses are for PLCC package. # **Typical Performance Curves** # **Test Circuits** # Error Amp Z<sub>OUT</sub> 1.0V swept 100Hz – 2.2MHz (V<sub>DD</sub>) 1.0V swept 100Hz – 2.2MHz 60.4K FB) Tektronix P6021 (1 turn secondary) 40.2K NOTE: Set Feedback Voltage so that $V_{COMP} = V_{DIVIDE} \pm 1 mV$ before connecting transformer # **Detailed Description** #### **Preregulator** The preregulator/startup circuit for the HV912x consists of a high-voltage n-channel depletion-mode DMOS transistor driven by an error amplifier to form a variable current path between the $V_{\rm IN}$ terminal and the $V_{\rm DD}$ terminal. Maximum current (about 20 mA) occurs when $V_{\rm DD}=0$ , with current reducing as $V_{\rm DD}$ rises. This path shuts off altogether when $V_{\rm DD}$ rises to somewhere between 7.8 and 9.4V, so that if $V_{\rm DD}$ is held at 10 or 12V by an external source (generally the supply the chip is controlling) no current other than leakage is drawn through the high voltage transistor. This minimizes dissipation. An external capacitor between $V_{DD}$ and $V_{SS}$ is generally required to store energy used by the chip in the time between shutoff of the high voltage path and the $V_{DD}$ supply's output rising enough to take over powering the chip. This capacitor should have a value of 100X or more the *effective* gate capacitance of the MOSFET being driven, i.e., $C_{storage} \ge 100 \text{ x (gate charge of FET at } 10V \div 10V)$ as well as very good high frequency characteristics. Stacked polyester or ceramic caps work well. Electrolytic capacitors are generally not suitable. A common resistor divider string is used to monitor $V_{DD}$ for both the undervoltage lockout circuit and the shutoff circuit of the high voltage FET. Setting the undervoltage sense point about 0.6V lower on the string than the FET shutoff point guarantees that the undervoltage lockout always releases before the FET shuts off. #### **Bias Circuit** An external bias resistor, connected between the bias pin and $V_{SS}$ is required by the HV912x to set currents in a series of current mirrors used by the analog sections of the chip. Nominal external bias current requirement is 15 to $20\mu A,$ which can be set by a $390K\Omega$ to $510K\Omega$ resistor if a 10V $V_{DD}$ is used, or a $510k\Omega$ to $680K\Omega$ resistor if $V_{DD}$ will be 12V. A precision resistor is *not* required; $\pm\,5\%$ is fine. #### **Clock Oscillator** The clock oscillator of the HV912x consists of a ring of CMOS inverters, timing capacitors, a capacitor discharge FET, and, in the 50% maximum duty cycle versions, a frequency dividing flip-flop. A single external resistor between the OSC In and OSC Out pins is required to set oscillator frequency (see graph). For the 50% maximum duty cycle versions the Discharge pin is internally connected to $V_{\rm SS}$ (ground). For the 99% duty cycle version, Discharge can either be connected to $V_{\rm SS}$ directly or connected to $V_{\rm SS}$ through a resistor used to set a deadtime. One difference exists between the Supertex HV912x and competitive 912x's: The oscillator is shut off when a shutoff command is received. This saves about 150 $\mu$ A of quiescent current, which aids in the construction of power supplies to meet CCITT specification I-430, and in other situations where an absolute minimum of quiescent power dissipation is required. #### Reference The Reference of the HV912x consists of a stable bandgap reference followed by a buffer amplifier which scales the voltage up to approximately 4.0V. The scaling resistors of the reference buffer amplifier are trimmed during manufacture so that the output of the error amplifier when connected in a gain of –1 configuration is as close to 4.000V as possible. This nulls out any input offset of the error amplifier. As a consequence, even though the observed reference voltage of a specific part may not be exactly 4.0V, the feedback voltage required for proper regulation will be. A ${\approx}50 {\rm K}\Omega$ resistor is placed internally between the output of the reference buffer amplifier and the circuitry it feeds (reference output pin and non-inverting input to the error amplifier). This allows overriding the internal reference with a low-impedance voltage source ${\leq}6.0 {\rm V}$ . Using an external reference reinstates the input offset voltage of the error amplifier, and its effect of the exact value of feedback voltage required. In general, because the reference voltage of the Supertex HV912x is not noisy, as some previous examples have been, overriding the reference should seldom be necessary. Because the reference of the 912x is a high impedance node, and usually there will be significant electrical noise near it, a bypass capacitor between the reference pin and $V_{SS}$ is strongly recommended. The reference buffer amplifier is intentionally compensated to be stable with a capacitive load of 0.01 to 0.1 $\mu$ F. # **Detailed Description** (continued) # **Error Amplifier** The error amplifier in the HV912x is a true low-power differential input operational amplifier intended for around-the-amplifier compensation. It is of mixed CMOS-bipolar construction: A PMOS input stage is used so the common-mode range includes ground and the input impedance is very high. This is followed by bipolar gain stages which provide high gain without the electrical noise of all-MOS amplifiers. The amplifier is unity-gain stable. #### **Current Sense Comparators** The HV912x uses a true dual comparator system with independent comparators for modulation and current limiting. This allows the designer greater latitude in compensation design, as there are no clamps (except ESD protection) on the compensation pin. Like the error amplifier, the comparators are of low-noise BiCMOS construction. #### Remote Shutdown The shutdown and reset pins of the HV912x can be used to perform either latching or non-latching shutdown of a converter as required. These pins have internal current source pull-ups so they can be driven from open-drain logic. When not used they should be left open, or connected to $V_{\rm ND}$ . #### **Output Buffer** The output buffer of the HV912x is of standard CMOS construction (P-channel pull-up, N-channel pull-down). Thus the bodydrain diodes of the output stage can be used for spike clipping if necessary, and external Schottky diode clamping of the output is not required. # **Pinout** top view • Note: Pins 2 and 3 are removed