## SWITCH-MODE SOLENOID DRIVER - HIGH VOLTAGE OPERATION (UP TO 50V) - HIGH OUPTPUT CURRRENT CAPABILITY (UP TO 4A) - LOW SATURATION VOLTAGE - TTL-COMPATIBLE INPUT - OUTPUT SHORT CIRCUIT PROTECTION (TO GROUND, TO SUPPLY AND ACROSS THE LOAD) - THERMAL SHUTDOWN - OVERDRIVING PROTECTION - LATCHED DIAGNOSTIC OUTPUT #### DESCRIPTION The L294 is a monolithic switchmode solenoid driver designed for fast, high-current applications such as hammer and needle driving in printers and elec- tronic typewriters. Power dissipation is reduced by efficient switchmode operation. An extra feature of the L294 is a latched diagnostic output which indicates when the output is short circuited. The L294 is supplied in a 11-lead Multiwatt <sup>®</sup> plastic power package. #### **BLOCK DIAGRAM** #### **ABSOLUTE MAXIMUM RATING** | Symbol | Parameter | Value | Unit | | |-----------------|-------------------------------------------------------|-------------|------|--| | Vs | Power Supply Voltage | 50 | V | | | $V_{ss}$ | Logic Supply Voltage | 7 | V | | | V <sub>EN</sub> | Enable Voltage | 7 | V | | | Vı | Input Voltage | 7 | V | | | lp | Peak Output Current (repetitive) | 4.5 | A | | | Ptot | Total Power Dissipation (at T <sub>case</sub> = 75°C) | 25 | w | | | $T_{stg}, T_j$ | Storage and Junction Temperature | - 40 to 150 | -c | | #### **CONNECTION DIAGRAM** (top view) ### THERMAL DATA | | | | man of the comment of the contract of the company of | | | |---|------------------------|----------------------------------|------------------------------------------------------|---|-----| | 1 | R <sub>th j-case</sub> | Thermal Resistance Junction-case | Max | 3 | C/W | | | | | | | | # **ELECTRICAL CHARACTERISTICS** (refer to the test circuit, $V_s = 40V$ , $V_{ss} = 5V$ , $T_{amb} = 25$ °C, unless otherwise specified) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------------------|-------------------------------------|-------------------------------------------------|-------|------|-------|------| | Vs | Power Supply Voltage (pin 1) | Operative Condition | 12 | | 46 | ٧ | | ld | Quiescent Drain Current (pin 1) | V <sub>ENABLE</sub> = H | | 20 | 30 | mA | | | | V <sub>i</sub> ≥ 0.6V ; V <sub>ENABLE</sub> = L | | 70 | | | | V <sub>ss</sub> | Logic Supply Voltage (pin 4) | | 4.5 | | 7 | V | | I <sub>ss</sub> | Quiescent Logic Supply<br>Current | V <sub>DIAG</sub> = L | | 5 | 8 | mA | | | | DIAG Output at High Impedance | | 10 | 100 | μА | | Vi | Input Voltage (pin 7) | Operating Output | 0.6 | | | V | | | | Non-operative Output | | | 0.45 | | | li | Input Current (pin 7) | V <sub>i</sub> ≥ 0.6V | | - 1 | | μА | | | | V₁ ≤ 0.45V | | - 3 | | | | VENABLE | Enable Input Voltage (pin 9) | Low Level | - 0.3 | | 0.8 | V | | | | High Level | 2.4 | | | | | ENABLE | Enable Input Current (pin 9) | V <sub>ENABLE</sub> = L | | | - 100 | μА | | | | V <sub>ENABLE</sub> = H | | | 100 | | | I <sub>load</sub> /V <sub>i</sub> | Transconductance | $R_s = 0.2\Omega$ $V_i = 1V$ | 0.95 | 1 | 1.05 | A/V | | | | V <sub>I</sub> = 4V | 0.97 | 1 | 1.03 | | | V <sub>sat H</sub> | Source Output Saturation<br>Voltage | $l_p = 4A$ | | 1.7 | | V | | V <sub>sat L</sub> | Sink Output Saturation Voltage | I <sub>p</sub> = 4A | | 2 | | V | | V <sub>sat H</sub> + V <sub>sat L</sub> | Total Saturation Voltage | I <sub>p</sub> = 4A | | | 4.5 | V | | l <sub>leakage</sub> | Output Leakage Current | $R_s = 0.2\Omega$ ; $V_i \le 0.45V$ | | 1 | | mA | | К | On Time Limiter Constant (°) | V <sub>ENABLE</sub> = L | | 120 | | | | V <sub>DIAG</sub> | Diagnostic Output Voltage (pin 5) | I <sub>DIAG</sub> = 10 mA | | | 0.4 | ٧ | | I <sub>DIAG</sub> | Diagnostic Leakage Current (pin 5) | $V_{D AG} = 40V$ | | | 10 | μА | | V <sub>pin 8</sub> | OP AMP and OTA DC Voltage | V <sub>pin 10</sub> = 100 to 800 mV | | 5 | | | | V <sub>pin 10</sub> | Gain (**) | | | | | | | $V_{SENS}$ | Sensing Voltage (pin 10) (***) | | | | 0.9 | \ V | After a time interval t<sub>max</sub> = KC<sub>2</sub>, the output stages are disabled. See the block diagram. Allowed range of V<sub>SENS</sub> without the intervention of the short circuit protection. #### CIRCUIT OPERATION The L294 works as a transconductance amplifier: it can supply an output current directly proportional to an input voltage level (Vi). Furthermore, it allows complete switching control of the output current waveform (see fig.1). The following explanation refers to the Block Diagram, to fig.1 and to the typical application circuit of fig.2. The t<sub>on</sub> time is fixed by the width of the Enable input signal (TTL compatible): it is active low and enables the output stages "source" and "sink". At the end of t<sub>on</sub>, the load current l<sub>load</sub> recirculates through D1 and D2, allowing fast current turn-off. The rise time $t_r$ depends on the load characteristics, on $V_i$ and on the supply voltage value ( $V_s$ , pin 1). During the $t_{on}$ time, $l_{load}$ is converter into a voltage signal by means of the external sensing resistance $R_s$ connected to pin 10. This signal, amplified by the op amp and converted by the transconductance amplifier OTA, charges the external RC network at pin 8 (R1, C1). The voltage at this pin is sensed by the inverting input of a comparator. The voltage on the non-inverting input of this one is fixed by the external voltage $V_i$ (pin 7). After $t_r$ , the comparator switches and the output stage "source" is switched off. The comparator output is confirmed by the voltage on the non-inverting input, which decreases of a constant fraction of $V_i$ (1/10), allowing hysteresis operation. The current in the load now flows through D1. Two cases are possible: the time constant of the recirculation phase is higher than R1.C1; the time constant is lower than R1.C1. In the first case, the voltage sensed on the non-inverting input of the comparator is just the value proportional to $I_{load}$ . In the second case, when the current decreases too quickly, the comparator senses the voltage signal stored in the R1 C1 network. In the first case $t_1$ depends on the load characteristics, while in the second case it depends only on the value of R1.C1. In other words, R1.C1 fixes the minimum value of $t_1$ ( $t_1 \ge 1/10$ R1.C1. Note that C1 should be chosen in the range 2.7 to 10 nF for stability reasons of the OTA). After $t_1$ , the comparator switches again: the output is confirmed by the voltage on the non-inverting input, which reaches $V_i$ again (hysteresis). Now the cycle starts again: t<sub>2</sub>, t<sub>4</sub> and t<sub>6</sub> have the same characteristics as t<sub>r</sub>, while t<sub>3</sub> and t<sub>5</sub> are simi- lar to $t_1$ . The peak current $I_p$ depends on $V_i$ as shown in the typical transfer function of fig.3. It can be seen that for $V_i$ lower than 450 mV the device is not operating. For V<sub>i</sub> greater than 600 mV, the L294 has a transconductance of 1A/V with $R_{\text{S}}$ = 0.2 $\Omega$ . For V<sub>i</sub> included between 450 and 600 mV, the operation is not guaranteed. The order parts of the device have protection and diagnostic functions. At pin 3 is connected an external capacitor C2, charged at constant current when the Enable is low. After a time interval equal to $K \cdot C2$ (K is defined in the table of Electrical Characteristics and has the dimensions of ohms) the output stages are switched off independently by the Input signal. This avoids the load being driven in conduction for an excessive period of time (overdriving protection). The action of this protection is shown in fig.1b. Note that the voltage ramp at pin 3 starts whenever the Enable signal becomes active (low state), regardless of the Input signal. To reset pin 3 and to restore the normal conditions, pin 9 must return high. This protection can be disabled by grounding pin 3. The thermal protection included in the L294 has a hysteresis. It switches off the output stages whenever the junction temperature increases too much. After a fall of about 20°C, the circuit starts again. Finally, the device is protected against any type of short circuit at the outputs: to ground, to supply and across the load. When the source stage current is higher than 5A and/or when the pin 10 voltage is higher then 1V (i.e. for a sink current greater than $1V/R_s$ ) the output stages are switched off and the device is inhibited. This condition is indicated at the open-collector output DIAG (pin 5); the internal flip-flop F/F changes and forces the output transistor into saturation. The F/F must be supplied independently through $V_{ss}$ (pin 4). The DIAG signal is reset and the output stages are still operative by switching off the supply voltage at pin 1 and then by switching the device on again. After that, two cases are possible: the reason for the "bad operation" is still present and the protection acts again; the reason has been removed and the device starts to work properly. Figure 1: Output Current Waveforms. Figure 2: Test and Typical Application Circuit. Figure 3 : Peak Output Current vs. Input Voltage. Figure 4 : Output Saturation Voltages vs. Peak Output Current. Figure 5: Safe Operating Areas. Figure 6: Turn-off Phase. #### CALCULATION OF THE SWITCHING TIMES Referring to the block diagram and to the waveforms of fig.1, it is possible to calculate the switching times by means of the following relationships. $$t_r = - - \frac{L}{R_L} - ln \left(1 - \frac{R_L}{V1} - l_p\right)$$ $$t_f = - - \frac{L}{R_L} \quad \text{In} \quad \frac{V2}{V2 + R_L \cdot I_0}$$ where : $$V1 = V_s - V_{sat L} - V_{sat H} - V_{R sens}$$ Where : $$V2 = V_s + V_{D1} + V_{D2}$$ $$I_K \le I_0 \le I_p$$ $l_K \leq l_o \leq l_p$ $l_o$ is the value of the load current at the end of $t_{on}.$ $$t_1 = t_3 = t_5 = ... \qquad = \left\{ \begin{array}{cccc} a) - \frac{L}{R_L} & \text{In} & \frac{0.9 \, I_p \cdot R_L + V3}{I_p \, R_L + V3} & \text{where} \\ b) - R1 \, C1 \, \text{In} & 0.9 \cong \frac{1}{10} \, R1 \, C1 \end{array} \right.$$ $$t_2 = t_4 = t_6 = ... \\ = -\frac{L}{R_L} \quad \text{In} \ (\frac{V1 - I_p \ R_L}{V1 - I_K \ R_L} \ )$$ Note that the time interval $t_1 = t_3 = t_5 = ...$ takes the longer value between case a) and case b). The switching frequency is always: $$f_{\text{switching}} = \frac{1}{t_1 + t_2}$$ In the case a) the main regulation loop is always closed and it forces: $$I_K = (0.9 \pm S) \; I_p$$ where : S = 3 % @ V\_i = 1 V S= 1.5 % @ V\_i = 4 V In the case b), the same loop is open in the recirculation phase and IK, which is always lower than 0.9 Ip, is obtained by means of the following relationship. $$I_{K} = I_{p} e - \frac{t_{1} R_{L}}{L} - \frac{V3}{R_{L}} (1 - e - \frac{t_{1} R_{L}}{L})$$ With the typical application circuit, in the conditions $V_s = 40V$ , $I_p = 4A$ , the following switching times result: $$t_r = 255 \,\mu s$$ $t_f = 174 \,\mu s \,@ \,l_o = l_p$ $$t_1 = {a \choose b} 10 \ \mu s$$ b) 16 $\mu s$ $t_2 = 29 \ \mu s$ f=10.2 KHz