

# L6212

# HIGH CURRENT SOLENOID DRIVER

#### PRELIMINARY DATA

- HIGH VOLTAGE OPERATION (UP TO 50 V)
- HIGH OUTPUT CURRENT CAPABILITY (UP TO 6 A)
- LOW SATURATION VOLTAGE
- TTL-COMPATIBLE INPUT
- OUTPUT SHORT CIRCUIT PROTECTION (TO GROUND, TO SUPPLY AND ACROSS THE LOAD)
- THERMAL SHUTDOWN
- OVERDRIVING PROTECTION
- LATCHED DIAGNOSTIC OUTPUT

#### DESCRIPTION

The L6212 is a monolithic switch-mode solenoid driver designed for fast, high-current applications such as hammer driving in printers and electronic typewriters. Power dissipation is reduced by efficient

switch-mode operation. An extra feature of the L6212 is a latched diagnostic output which indicates when the output is short circuit.

The L6212 is supplied in an 15-lead Multiwatt plastic power package.



#### **CONNECTION DIAGRAM** (top view)



# L6212

### **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS

| Symbol          | Parameter                                              | Value         | Unit   |  |
|-----------------|--------------------------------------------------------|---------------|--------|--|
| Vs              | Power Supply Voltage                                   | 50            | v      |  |
| Vss             | Logic Supply Voltage                                   | 7             | V      |  |
| V <sub>EN</sub> | Enable Voltage 7                                       |               | V      |  |
| Vi              | Input Voltage                                          | 7             | V<br>A |  |
| l <sub>p</sub>  | Peak Output Current (repetitive)                       | 6.5           |        |  |
| Ptot            | Total Power Dissipation (at T <sub>case</sub> = 75 °C) | 25            | W      |  |
| $T_{stg}, T_j$  | Storage and Junction Temperature                       | - 40 to + 150 | °C     |  |

## THERMAL DATA

| R <sub>th j-case</sub> | Thermal Resistance Junction-case   | Max | 3  | °C/W |
|------------------------|------------------------------------|-----|----|------|
| R <sub>th j-amb</sub>  | Themal Resistance Junction-ambient | Max | 35 | °C/W |



**ELECTRICAL CHARACTERISTICS** (refer to the test circuit,  $V_s = 37$  V,  $V_{ss} = 5$  V,  $T_{amb} = 25$  °C, unless otherwise specified)

| Symbol               | Parameter                                | Test Conditions                      | Min.        | Тур. | Max.        | Unit     |
|----------------------|------------------------------------------|--------------------------------------|-------------|------|-------------|----------|
| Vs                   | Power Supply Voltage (pin 1)             |                                      | 12          | r.   | 46          | v        |
| ld                   | Quiescent Drain Current                  | $V_{EN} = H$                         |             | 20   | 30          | mA       |
|                      |                                          | $V_i \ge 0.6 V$ $V_{EN} = L$         |             | 70   |             | mA       |
| Vss                  | Logic Supply Voltage (pin 6)             |                                      | 4.5         |      | 7           | v        |
| Iss                  | Quiescent Logic Supply Current           | V <sub>DIAG</sub> = L                |             | 5    | 8           | mA       |
|                      |                                          | DIAG Output at High<br>Impedance     |             | 10   | 100         | μA       |
| Vi                   | Input Voltage (pin 9)                    | Operating Output                     | 0.6         |      | 1           | V        |
|                      |                                          | Non-operative Output                 |             |      | 0.45        | v        |
| l,                   | Input Current (pin 9)                    | $V_i \ge 0.6 V$                      |             |      | -2          | μA       |
|                      |                                          | $V_i \leq 0.45 V$                    |             |      | -5          | μA       |
| VENABLE              | Enable Input Current (pin 12)            | Low Level<br>High Level              | -0.3<br>2.4 |      | 0.8         | V        |
| IENABLE              | Enable Input Current                     |                                      |             |      | -100<br>100 | μA       |
| V <sub>sat H</sub>   | Source Output Saturation Volt.           | $I_{p} = 5.5 \text{ A}$              |             |      | 2.5         | v        |
| V <sub>sat L</sub>   | Sink Output Saturation Volt.             | I <sub>out</sub> = 5.5 A             |             |      | 2.5         | V        |
| sat H + Vsat L       | Total Saturation Voltage                 | I <sub>out</sub> = 5.5 A             |             |      | 4.5         | V        |
| l <sub>leakage</sub> | Output Leakage Current Source<br>PNP     |                                      |             |      | 2           | mA       |
| l <sub>leakage</sub> | Output Leakage Current Sink<br>NPN       | $V_s = 45 V$<br>$V_i \le 0.45 V$     |             |      | 2           | mA       |
| К                    | On Time Limiter Constant (*)             | $V_{EN} = L$                         | 1           | 120  |             |          |
| V <sub>DIAG</sub>    | Diagnostic Saturation Voltage<br>(pin 7) | I <sub>DIAG</sub> = 10 mA            |             |      | 0.4         | V        |
| I <sub>DIAG</sub>    | Diagnostic Leakage Current<br>(pin 7)    | V <sub>DIAG</sub> = 40 V             |             |      | 10          | μA       |
| Vpin 10              | OP AMP DC Voltage Gain                   | V <sub>pin 13</sub> = 100 to 800 mV  |             | 5    |             |          |
| Vpin 13              |                                          |                                      |             |      |             |          |
| Vpin 10              |                                          | $I_{pin 10} = 1 \text{ mA}^{\prime}$ | 4.5         |      |             | V        |
| Ipin 10              |                                          |                                      | 1           |      | 10<br>1.5   | μA<br>mA |
| Isense               | Input Bias Current (pin 13)              |                                      |             | -1   |             | μA       |

(\*) After a time interval  $t_{max} = KC_2$ , the output stages are disabled. (\*\*) Allowed range of V<sub>sense</sub> without the intervention of the short circuit protection.





Figure 1 : Output Current Waveforms.

Figure 2 : Test and Typical Application Circuit.





#### CIRCUIT OPERATION

The L6212 works as a transconductance amplifier : it can supply an output current directly proportional to an input voltage level ( $V_i$ ). Furthermore, it allows complete switching control of the output current waveform (see Fig. 1).

The following explanation refers to the Block Diagram, to Fig. 1 and to the typical application circuit of Fig. 2.

The ton time is fixed by the width of the Enable input signal (TTL compatible) : it is active low and enables the output stages "source" and "sink". At the end of ton, the load current  $I_{load}$  recirculates through D1 and D2, allowing fast current turn-off.

The rise time  $t_r$  depends on the load characteristics, on  $V_l$  and on the supply voltage value ( $V_s$ , pin 1).

During the t<sub>on</sub> time I<sub>load</sub> is converter into a voltage signal by means of the external sensing resistance  $R_s$  connected to pin 13. This signal, amplified by the op amp charges the external RC network at pin 10 (R1, C1). The voltage at this pin is sensed by the inverting input of a comparator. The voltage on the non-inverting input of this one is fixed by the external voltage V<sub>i</sub> (pin 9).

After, tr, the comparator switches and the output stage "source" is switched off. The comparator output is confirmed by the voltage on the non-inverting input, which decreases of a constant fraction of V<sub>i</sub> (1/10), allowing hysteresis operation. The current in the load now flows through D2.

Two cases are possible : the time constant of the recirculation phase is higher than R1, C1 ; the time constant is lower than R1, C1. In the first case, the voltage sended on the non-inverting input of the comparator is just the value proportional to  $I_{load}$ . In the second case, when the current decreases too quickly, the comparator senses the voltage signal stored in the R1, C1 network.

In the first case  $t_1$  depends on the load characteristics, while in the second case it depends only on the value of R1, C1.

In the other word, R1, C1 fixed the minimum value of  $t_1$  ( $t_1 \ge 1/10$  R1 x C1. Note that C1 should be chosen in the range 2.7 to 10 nF for stability reasons of the op amp).

After t<sub>1</sub>, the comparator switches again : the output is confirmed by the voltage on the non-inverting input, which reaches V<sub>i</sub> again (hysteresis).

Now the cycle starts again :  $t_2$ ,  $t_4$  and  $t_6$  have the same characteristics as  $t_r$ , while  $t_3$  and  $t_5$  are similar

to  $t_1$ . The peak current  $I_p$  depends on V<sub>i</sub> as shown in the typical transfer function of Fig. 3.

It can be seen that for  $V_i$  lower than 450 mV the device is not operating.

For  $V_i$  included between 450 and 600 mV, the operation is not guaranteed.

The other parts of the device have protection and diagnostic functions. At pin 4 is connected an external capacitor C2, charged at constant current when the Enable is low.

After time interval equal to  $K \cdot C1$  (K is defined in the table of Electrical Characteristics and has the dimensions of  $\Omega$ ) the output stages are switched off independently by the Input signal.

This avoids the load being driven in construction for an excessive period of time (overdriving protection).

The action of this protection is shown in Fig. 1b. Note that the voltage ramp at pin 4 starts whenever the Enable signal becomes active (low state), regardless of the Input signal. To reset pin 4 and to restore the normal conditions, pin 12 must return high. This protection can be disabled by grounding pin 4.

In order to keep constant the energy delivered to the load, when the supply voltage changes, it's possible to modify the output maximum peak current ( $I_p$ ) by means the external voltage divider R2 and R3 which "senses" the supply voltage.

Ip is given by :

$$I_{p} = \frac{V_{i} (R_{s} + R2 + R3) - 5 V_{s} (R2 + R_{s})}{5 R_{s} R_{s}}$$

so the variation of  $I_p$  versus  $V_s$  is :

$$\Delta I_p = -\frac{R2 + R_s}{R3 R_s}$$

The thermal protection included in the L6212 has hysteresis.

It switches off the output stages whenever the junction temperature increases too much. After a fall of about 20°C, the circuit starts again.

Finally, the device is protected against any type of short circuit at the outputs : to ground, to supply and across the load.

When the source stage current is higher than 7A and/or when the pin 13 voltage is higher then 1 V (i.e. for a sink current greater than 1 V/R<sub>s</sub>) the output stages are switched off and the device is inhibited.

This condition is indicated at the open-collector output DIAG (pin 7); internal flip-flop F/F changes and forces the output transistor into saturation. The F/F



must be supplied independently through  $V_{ss}$  (pin 6). The DIAG signal is reset and the output stages made operative by switching off the supply voltage at pin 1 and then by switching the device on again.

After that, two cases are possible : the reason for the "bad operation" is till present and the protection acts again ; the reason has been removed and the device starts to work properly.

Figure 4 : Peak Output Current vs. Input Voltage.



Figure 3 : Peak Output Current vs. Input Voltage.

Figure 5 : Peak Output Current vs. Supply Voltage.



G- 6192 Ιp (A) V<sub>S</sub> = 30V R2= 100 Ω R3= 33KΩ R<sub>S</sub>= 0.13Ω 7 6 5 4 3 2 1 0 0.5 1 1,5 2 2.5 3 3.5 4 V; (V)

