LA6557H



Five-Channel Bridge Driver for MD and CD Players

## **Overview**

The LA6557H is a five-channel bridge driver developed for use in CD and MD players. It provides four BTL power amplifier channels and one H-bridge power amplifier channel.

# **Features and Functions**

- Four BTL power amplifier channels and one H-bridge power amplifier channel
- I<sub>O</sub>max: 700 mA (each channel)
- Built-in level shifter circuits (BTL amplifiers)
- One muting circuit (output on/off control) system that operates for the BTL amplifiers
- Thermal shutdown circuit built in

# **Package Dimensions**

unit: mm

### 3234-HSOP28H-C



## **Specifications** Maximum Ratings at Ta = 25°C

| Parameter                                  | Symbol              | Conditions                                      | Ratings     | Unit |
|--------------------------------------------|---------------------|-------------------------------------------------|-------------|------|
| Supply voltage                             | V <sub>CC</sub> max |                                                 | 14          | V    |
| Maximum output current                     | l <sub>O</sub> max  | For each channel in channels 1 to 5             | 0.7         | A    |
| laximum input voltage V <sub>IN</sub> Bmax |                     |                                                 | 13          | V    |
| Mute pin voltage                           | V <sub>MUTE</sub>   |                                                 | 13          | V    |
| Allowable never dissignation               | Pd max              | Independent IC                                  | 0.82        | W    |
| Allowable power dissipation                |                     | Mounted on the specified printed circuit board* | 2.0         | W    |
| Operating temperature                      | Topr                |                                                 | -30 to +85  | °C   |
| Storage temperature                        | Tstg                |                                                 | -55 to +150 | °C   |

Note: \* Specified printed circuit board: 76.1 × 114.3 × 1.6 mm<sup>3</sup> glass-epoxy PCB

### Operating Conditions at $Ta = 25^{\circ}C$

| Parameter                  | Symbol          | Conditions | Ratings   | Unit |
|----------------------------|-----------------|------------|-----------|------|
| Recommended supply voltage | V <sub>CC</sub> |            | 5.6 to 13 | V    |

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.



# Electrical Characteristics at Ta = 25°C, $V_{CC}1$ = $V_{CC}2$ = 8 V, $V_{REF}$ = 1.65 V

| Parameter                                                                                         | Cumhol                                                                                                  | Symbol Conditions                                                             |      | Ratings |                    |        |  |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|---------|--------------------|--------|--|
| -,                                                                                                |                                                                                                         | Conditions                                                                    | min  | typ     | max                | - Unit |  |
| No-load current drain: on                                                                         | I <sub>CC</sub> -ON                                                                                     | DN All outputs on*1, FWD = REV = 0 V                                          |      | 30      | 50                 | mA     |  |
| No-load current drain: off                                                                        | I <sub>CC</sub> -OFF                                                                                    | All outputs off*1, FWD = REV = 0 V                                            |      | 10      | 20                 | mA     |  |
| V <sub>REF</sub> input voltage range                                                              | V <sub>REF</sub> -IN                                                                                    |                                                                               | 1    |         | V <sub>CC</sub> -1 | V      |  |
| [BTL Amplifier Block]                                                                             |                                                                                                         |                                                                               |      |         |                    |        |  |
| Output offset voltage V <sub>OFF</sub>                                                            |                                                                                                         | The voltage difference between outputs for the BTL amplifiers                 | -50  |         | +50                | mV     |  |
| Input voltage range                                                                               | V <sub>IN</sub>                                                                                         | The input voltage range                                                       | 0    |         | V <sub>CC</sub>    | V      |  |
| Output voltageVoThe voltage between V_0+ and V_0- for each channel<br>when $R_L = 8 \Omega.^{*2}$ |                                                                                                         |                                                                               | 4    | 5       |                    | v      |  |
| Closed-circuit voltage gain                                                                       | V <sub>G</sub>                                                                                          | V <sub>G</sub> Gain from input to output                                      |      | 12      |                    | dB     |  |
| Slew rate                                                                                         | Slew rate SR For independent amplifiers. Twice when measured between outputs *4                         |                                                                               |      | 0.5     |                    | V/µs   |  |
| Mute on voltage                                                                                   | V <sub>MUTE</sub> -ON                                                                                   | For each MUTE *3                                                              |      |         | 0.5                | V      |  |
| Mute off voltage V <sub>MUTE</sub> -OFF                                                           |                                                                                                         | For each MUTE *3                                                              | 2    |         |                    | V      |  |
| [H Bridge Block]                                                                                  |                                                                                                         |                                                                               |      |         |                    |        |  |
| Output voltage V <sub>O</sub> -LOAD                                                               |                                                                                                         | The voltage between V_O+ and V_O– for each channel when RL = 8 $\Omega.^{*2}$ |      | 6       |                    | V      |  |
| Low-level input voltage                                                                           | Low-level input voltage V <sub>IN</sub> -L                                                              |                                                                               |      |         | 1                  | V      |  |
| High-level input voltage V <sub>IN</sub> -H                                                       |                                                                                                         |                                                                               | 2    |         |                    | V      |  |
| [Regulator Block]                                                                                 |                                                                                                         |                                                                               |      |         |                    | -      |  |
| Output voltage                                                                                    | Vreg                                                                                                    | I <sub>L</sub> = 100 mA                                                       | 4.75 | 5       | 5.25               | V      |  |
| Output load regulation                                                                            | ΔV <sub>RL</sub>                                                                                        | I <sub>L</sub> = 0 to 200 mA                                                  | -50  | 0       | 10                 | mV     |  |
| Supply voltage regulation                                                                         | Supply voltage regulation $\Delta VV_{CC} = 6 \text{ to } 12 \text{ V}, \text{ I}_{L} = 100 \text{ mA}$ |                                                                               | -15  | 21      | 60                 | mV     |  |

Notes:1. The total current drain for  $V_{CC}$ 1 and  $V_{CC}$ 2 with no load. 2. The voltage across an 8  $\Omega$  load. With the output saturated.

MUTE: When the MUTE pin is high, the outputs will be on, and when low, off (high impedance)
These values are design guarantee values, and are not tested.



### **Pin Description**

| Pin No.                                | Pin                                                                                                                                                                  | Function                                                                                                                                                             | Equivalent circuit                                                                    |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| 1                                      | V <sub>CC</sub> 2                                                                                                                                                    | Channel 3, 4, and 5 power supply (shorted to $V_{CC}$ 1 and $V_{CC}$ -S)                                                                                             |                                                                                       |
| 2<br>3                                 | V <sub>0</sub> 5<br>V <sub>0</sub> 5+                                                                                                                                | Loading output (–)<br>Loading output (+)                                                                                                                             | С<br>2<br>3<br>V0 <sup>5+</sup> V0 <sup>5-</sup> нмоол                                |
| 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | V <sub>0</sub> 4+<br>V <sub>0</sub> 4-<br>V <sub>0</sub> 3+<br>V <sub>0</sub> 2-<br>V <sub>0</sub> 2+<br>V <sub>0</sub> 2-<br>V <sub>0</sub> 1+<br>V <sub>0</sub> 1- | Channel 4 output (+)<br>Channel 4 output (-)<br>Channel 3 output (+)<br>Channel 3 output (-)<br>Channel 2 output (+)<br>Channel 1 output (-)<br>Channel 1 output (-) | OUT<br>(4,5,6,7,<br>(8,9,10,11)<br>HM0002                                             |
| 12                                     | V <sub>CC</sub> 1                                                                                                                                                    | Channel 1 and 2 (BTL) power supply (shorted to $V_{CC}\mbox{-S}$ and $V_{CC}\mbox{2})$                                                                               |                                                                                       |
| 13<br>15<br>17<br>24<br>14<br>16       | V <sub>IN</sub> 1<br>V <sub>IN</sub> 2<br>V <sub>IN</sub> 3<br>V <sub>IN</sub> 4                                                                                     | Channel 1 input<br>Channel 2 input<br>Channel 3 input<br>Channel 4 input<br>Channel 1 input (gain adjustment)<br>Channel 2 input (gain adjustment)                   | V <sub>IN</sub> (13<br>(15,17,24)<br>V <sub>IN</sub> G (14<br>(16,18,23)<br>Vref (21) |
| 18                                     | V <sub>IN</sub> 3G                                                                                                                                                   | Channel 3 input (gain adjustment)                                                                                                                                    |                                                                                       |
| 23                                     | V <sub>IN</sub> 4G                                                                                                                                                   | Channel 4 input (gain adjustment)                                                                                                                                    | $  \qquad \psi \qquad \psi$                                                           |
|                                        |                                                                                                                                                                      |                                                                                                                                                                      | HM0003                                                                                |

Notes: The center frame (FR) functions as the power system ground. It must be, along with S-GND, at the lowest potential in the system. The power supply pins, V<sub>CC</sub>-S, V<sub>CC</sub>1, and V<sub>CC</sub>2 must be shorted together externally to the IC.

Continued on next page.

Continued from preceding page.

| Pin No.  | Pin                  | Function                                                                                                                                                   | Equivalent circuit                                                            |
|----------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 19       | REG-IN               | Regulator input (base of the external pnp transistor)                                                                                                      | 1                                                                             |
| 20       | REG-OUT              | Regulator output (collector of the external pnp transistor)                                                                                                |                                                                               |
| 21       | V <sub>REF</sub> -IN | Reference voltage input                                                                                                                                    |                                                                               |
| 22       | V <sub>CC</sub> -S   | Signal system power supply (shorted to $V_{CC}$ 1 and $V_{CC}$ 2)                                                                                          |                                                                               |
| 25       | MUTE                 | Output on/off control for channels 1 to 4 (the BTL amplifiers)                                                                                             | V <sub>CC</sub> (1)<br>(12)<br>MUTE (25)<br>100 kΩ \$<br>5-GND (26)<br>HM0004 |
| 26       | S-GND                | Signal system ground                                                                                                                                       |                                                                               |
| 27<br>28 | FWD<br>REV           | Channel 5 (VLO) output switching (FWD), logic input to the<br>loading block<br>Channel 5 (VLO) output switching (REV), logic input to the<br>loading block | 27 FWD                                                                        |
|          |                      |                                                                                                                                                            | HM0005                                                                        |

Notes: The center frame (FR) functions as the power system ground. It must be, along with S-GND, at the lowest potential in the system. The power supply pins, V<sub>CC</sub>-S, V<sub>CC</sub>1, and V<sub>CC</sub>2 must be shorted together externally to the IC.

### **Block Diagram**



### **Sample Application Circuit**





**System Diagram** (Relationship between MUTE and the power supplies ( $V_{CC}^*$ ))

Note:  $V_{CC}$  and  $V_{CC}$  must be connected externally.

#### H Bridge Block

| FWD | REV | V <sub>0</sub> 5+ | V <sub>O</sub> 5- | Mode     |
|-----|-----|-------------------|-------------------|----------|
| L   | L   | OFF               | OFF               | Open *1  |
| L   | н   | н                 | L                 | Forward  |
| н   | L   | L                 | н                 | Reverse  |
| н   | н   | L                 | L                 | Brake *2 |

Notes: 1. The outputs are in the high-impedance state in this mode.

2. During braking, the sink side transistor will be turned on (short braking).

 $V_{LO}\text{+}$  and  $V_{LO}\text{-}$  will be close to the ground level.

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of May, 2000. Specifications and information herein are subject to change without notice.