

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company

# LB11872H

# Monolithic Digital IC For Polygonal Mirror Motors Three-Phase Brushless Motor Driver

#### Overview

The LB11872H is a three-phase brushless motor driver developed for driving the motors used for the polygonal mirror in laser printers and similar applications. It can implement, with a single IC chip, all the circuits required for polygonal mirror drive, including speed control and driver functions. The LB11872H can implement motor drive within minimal drive noise due to its use of current linear drive.

#### **Features**

- Three-phase bipolar current linear drive + midpoint control circuit.
- PLL speed control circuit.
- Speed is controlled by an external clock signal.
- Supports Hall FG operation.
- Built-in output saturation prevention circuit.
- Phase lock detection output (with masking function).
- Includes current limiter, thermal protection, rotor constraint protection, and low-voltage protection circuits on chip.
- On-chip output diodes.

#### **Specifications**

#### **Absolute Maximum Ratings** at $Ta = 25^{\circ}C$

| Parameter                   | Symbol              | Conditions                | Ratings     | Unit |
|-----------------------------|---------------------|---------------------------|-------------|------|
| Supply voltage              | V <sub>CC</sub> max |                           | 30          | V    |
| Output current              | I <sub>O</sub> max  | T ≤ 500ms                 | 1.2         | Α    |
| Allowable power dissipation | Pd max1             | Independent IC            | 0.8         | W    |
|                             | Pd max2             | *With specified substrate | 2.0         | W    |
| Operating temperature       | Topr                |                           | -20 to +80  | °C   |
| Storage temperature         | Tstg                |                           | -55 to +150 | °C   |

<sup>\*</sup> When mounted on the specified printed circuit board : 114.3mm  $\times$  76.1mm  $\times$  1.6mm, glass epoxy

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

### Allowable Operating Conditions at Ta = 25°C

| Parameter                              | Symbol | Conditions | Ratings  | Unit |
|----------------------------------------|--------|------------|----------|------|
| Supply voltage range                   | VCC    |            | 10 to 28 | V    |
| 6.3 V regulator-voltage output current | IREG   |            | 0 to -20 | mA   |
| LD pin applied voltage                 | VLD    |            | 0 to 28  | V    |
| LD pin output current                  | ILD    |            | 0 to 15  | mA   |
| FGS pin applied voltage                | VFG    |            | 0 to 28  | V    |
| FGS pin output current                 | IFG    |            | 0 to 10  | mA   |

# **Electrical Characteristics** at $Ta = 25^{\circ}C$ , $V_{CC} = VM = 24V$

| _                                      |                                        |                                              | Ratings  |          |                      |       |  |  |
|----------------------------------------|----------------------------------------|----------------------------------------------|----------|----------|----------------------|-------|--|--|
| Parameter                              | Symbol                                 | Conditions                                   | min      | typ      | max                  | Unit  |  |  |
| Supply current 1                       | I <sub>CC</sub> 1                      | Stop mode                                    |          | 5        | 7                    | mA    |  |  |
| Supply current 2                       | I <sub>CC</sub> 2                      | Start mode                                   |          | 17       | 22                   | mA    |  |  |
| Output saturation voltages VAGC =      | Output saturation voltages VAGC = 3.5V |                                              |          |          |                      |       |  |  |
| SOURCE (1)                             | VSAT1-1                                | $I_{O} = 0.5A, RF = 0\Omega$                 |          | 1.7      | 2.2                  | V     |  |  |
| SOURCE (2)                             | VSAT1-2                                | $I_{O} = 1.0A, RF = 0\Omega$                 |          | 2.0      | 2.7                  | V     |  |  |
| SINK (1)                               | VSAT2-1                                | $I_{O} = 0.5A, RF = 0\Omega$                 |          | 0.4      | 0.9                  | V     |  |  |
| SINK (2)                               | VSAT2-2                                | $I_{O} = 1.0A$ , RF = $0\Omega$              |          | 1.0      | 1.7                  | V     |  |  |
| Output leakage current                 | I <sub>O</sub> (LEAK)                  | V <sub>CC</sub> = 28V                        |          |          | 100                  | μΑ    |  |  |
| 6.3V Regulator-voltage output          |                                        |                                              |          |          |                      |       |  |  |
| Output voltage                         | VREG                                   |                                              | 5.90     | 6.25     | 6.60                 | V     |  |  |
| Voltage regulation                     | ΔVREG1                                 | V <sub>CC</sub> = 9.5 to 28V                 |          | 50       | 100                  | mV    |  |  |
| Load regulation                        | ΔVREG2                                 | Iload = -5 to -20mA                          |          | 10       | 60                   | mV    |  |  |
| Temperature coefficient                | ΔVREG3                                 | Design target value*1                        |          | 0        |                      | mV/°C |  |  |
| Hall amplifier block                   | •                                      |                                              |          |          |                      |       |  |  |
| Input bias current                     | IB (HA)                                | Differential input : 50mVp-p                 |          | 2        | 10                   | μΑ    |  |  |
| Differential input voltage range       | VHIN                                   | SIN wave input                               | 50       |          | *600                 | mVp-p |  |  |
| Common-phase input voltage range       | VICM                                   | Differential input : 50mVp-p                 | 2.0      |          | V <sub>CC</sub> -2.5 | V     |  |  |
| Input offset voltage                   | VIOH                                   | Design target value*1                        | -20      |          | 20                   | mV    |  |  |
| FG amplifier and schmitt block (IN1)   |                                        |                                              |          |          |                      |       |  |  |
| Input amplifier gain                   | GFG                                    |                                              |          | 5        |                      | Times |  |  |
| Input hysteresis (high to low)         | VSHL                                   |                                              |          | 0        |                      | mV    |  |  |
| Input hysteresis (low to high)         | VSLH                                   |                                              |          | -10      |                      | mV    |  |  |
| Hysteresis width                       | VFGL                                   | Input conversion                             | 4        | 7        | 12                   | mV    |  |  |
| Low-voltage protection circuit         |                                        |                                              |          |          |                      |       |  |  |
| Operating voltage                      | VSD                                    |                                              | 8.4      | 8.8      | 9.2                  | V     |  |  |
| Hysteresis width                       | ΔVSD                                   |                                              | 0.2      | 0.4      | 0.6                  | V     |  |  |
| Thermal protection circuit             |                                        |                                              |          |          |                      |       |  |  |
| Thermal shutdown operating temperature | TSD                                    | Design target value*1 (junction temperature) | 150      | 180      |                      | °C    |  |  |
| Hysteresis width                       | ΔTSD                                   | Design target value*1 (junction temperature) |          | 40       |                      | °C    |  |  |
| Current limiter operation              |                                        |                                              |          |          |                      |       |  |  |
| Acceleration limit voltage             | VRF1                                   |                                              | 0.53     | 0.59     | 0.65                 | V     |  |  |
| Deceleration limit voltage             | VRF2                                   |                                              | 0.32     | 0.37     | 0.42                 | V     |  |  |
| Error amplifier                        |                                        |                                              |          |          |                      |       |  |  |
| Input offset voltage                   | VIO (ER)                               | Design target value*1                        | -10      |          | 10                   | mV    |  |  |
| Input bias current                     | IB (ER)                                |                                              | -1       |          | 1                    | μΑ    |  |  |
| High-level output voltage              | V <sub>OH</sub> (ER)                   | I <sub>OH</sub> = -500μA                     | VREG-1.2 | VREG-0.9 |                      | V     |  |  |
| Low-level output voltage               | V <sub>OL</sub> (ER)                   | I <sub>OL</sub> = 500μA                      |          | 0.9      | 1.2                  | V     |  |  |
| DC bias level                          | VB (ER)                                |                                              | -5%      | 1/2VREG  | 5%                   | V     |  |  |

Note\*: Since kickback can occur in the output waveform if the Hall input amplitude is too large, the Hall input. amplitudes should be held to under 350mVp-p.

Continued on next page.

<sup>\*1 :</sup> This parameter is a design target value and is not measured.

Continued from preceding page.

| Parameter                                     | Symbol                | Conditions                    |          | Ratings  |       | Unit  |
|-----------------------------------------------|-----------------------|-------------------------------|----------|----------|-------|-------|
| Phase comparator authorit                     |                       |                               | min      | typ      | max   |       |
| Phase comparator output                       | VDDU                  | 100                           | VDEC 0.3 | VDEC 0.4 |       | V     |
| High-level output voltage                     | VPDH                  | Ι <sub>ΟΗ</sub> = -100μΑ      | VREG-0.2 | VREG-0.1 | 0.0   |       |
| Low-level output voltage                      | VPDL                  | I <sub>OL</sub> = 100μA       |          | 0.2      | 0.3   | V     |
| Output source current                         | IPD+                  | VPD = VREG/2                  | 4.5      |          | -500  | μA    |
| Output sink current                           | IPD-                  | VPD = VREG/2                  | 1.5      |          |       | mA    |
| Cutout seturation voltage                     | \/LD (\$AT)           | ILD = 10mA                    |          | 0.15     | 0.5   | V     |
| Output saturation voltage                     | VLD (SAT)             | VLD = 28V                     |          | 0.15     | 10    |       |
| Output leakage current                        | ILD (LEAK)            | VLD = 28V                     |          |          | 10    | μΑ    |
| FG output                                     | VEC (CAT)             | IFC FmA                       |          | 0.45     | 0.5   | V     |
| Output saturation voltage                     | VFG (SAT)             | IFG = 5mA                     |          | 0.15     | 0.5   |       |
| Output leakage current                        | IFG (LEAK)            | VFG = 28V                     |          |          | 10    | μΑ    |
| Drive block                                   | \/D7                  | NAVAL 4b a rabasas in landand | 50       | 400      | 200   | \/    |
| Dead zone width                               | VDZ                   | With the phase is locked      | 50       | 100      | 300   | mV    |
| Output idling voltage                         | VID                   | Make the sector to            |          | 0.5      | 6     | mV    |
| Forward gain 1                                | GDF+1                 | With phase locked             | 0.4      | 0.5      | 0.6   | Time  |
| Forward gain 2                                | GDF+2                 | With phase unlocked           | 0.8      | 1.0      | 1.2   | Time  |
| Reverse gain 1                                | GDF-1                 | With phase locked             | -0.6     | -0.5     | -0.4  | Time  |
| Reverse gain 2                                | GDF-2                 | With phase unlocked           | -0.8     | -1.0     | -1.2  | Time  |
| Acceleration command voltage                  | VSTA                  |                               | 5.0      | 5.6      |       | V     |
| Deceleration command voltage                  | VSTO                  |                               |          | 0.8      | 1.5   | V     |
| Forward limiter voltage                       | VL1                   | $Rf = 22\Omega$               | 0.53     | 0.59     | 0.65  | V     |
| Reverse limiter voltage                       | VL2                   | $Rf = 22\Omega$               | 0.32     | 0.37     | 0.42  | V     |
| CSD oscillator circuit                        |                       | 1                             |          | I I      |       |       |
| Oscillation frequency                         | fosc                  | C = 0.022μF                   |          | 31       |       | Hz    |
| High-level pin voltage                        | VCSDH                 |                               | 4.3      | 4.8      | 5.3   | V     |
| Low-level pin voltage                         | VCSDL                 |                               | 0.75     | 1.15     | 1.55  | V     |
| External capacitor charge and                 | ICHG                  |                               | 3        | 5        | 7     | μΑ    |
| discharge current  Lock detection delay count | CSDCT1                |                               |          | 7        |       |       |
| Clock cutoff protection operating             | CSDCT2                |                               |          | 2        |       |       |
| count                                         | 000012                |                               |          |          |       |       |
| Lock protection count                         | CSDCT3                |                               |          | 31       |       |       |
| Initial reset voltage                         | V <sub>RES</sub>      |                               |          | 0.60     | 0.80  | V     |
| Clock input block                             |                       |                               | <b>'</b> |          |       |       |
| External input frequency                      | fCLK                  |                               | 400      |          | 10000 | Hz    |
| High-level input voltage                      | V <sub>IH</sub> (CLK) | Design target value*1         | 2.0      |          | VREG  | V     |
| Low-level input voltage                       | V <sub>IL</sub> (CLK) | Design target value*1         | 0        |          | 1.0   | V     |
| Input open voltage                            | V <sub>IO</sub> (CLK) |                               | 2.7      | 3.0      | 3.3   | V     |
| Hysteresis width                              | V <sub>IS</sub> (CLK) | Design target value*1         | 0.1      | 0.2      | 0.3   | V     |
| High-level input current                      | I <sub>IH</sub> (CLK) | V (CLK) = VREG                |          | 140      | 185   | μΑ    |
| Low-level input current                       | I <sub>IL</sub> (CLK) | V (CLK) = 0V                  | -185     | -140     |       | μA    |
| S/S pin                                       |                       | ı                             | 1        | ı        |       | · · · |
| High-level input voltage                      | V <sub>IH</sub> (S/S) |                               | 2.0      |          | VREG  | V     |
| Low-level input voltage                       | V <sub>IL</sub> (S/S) |                               | 0        |          | 1.0   | V     |
| Input open voltage                            | V <sub>IO</sub> (S/S) |                               | 2.7      | 3.0      | 3.3   | V     |
| Hysteresis width                              | V <sub>IS</sub> (S/S) |                               | 0.1      | 0.2      | 0.3   | V     |
| High-level input current                      | I <sub>IH</sub> (S/S) | V (S/S) = VREG                | 1        | 140      | 185   | μА    |
| Low-level input current                       | I <sub>IL</sub> (S/S) | V (S/S) = 0V                  | -185     | -140     |       | μА    |

<sup>\*1:</sup> This parameter is a design target value and is not measured.

# **Package Dimensions**

unit : mm (typ) 3233B

15.2 (6.2) (6.2) (6.2) (6.3) (6.3) (7.3) (8.3) (8.4) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.8) (9.



## **Pin Assignment**

\_2.7 \_



SANYO: HSOP28H(375mil)

Top view

#### **Truth Table**

OUT1 to OUT3 (H : Source, L : Sink)

| IN1 | IN2 | IN3 | OUT1 | OUT2 | OUT3 |
|-----|-----|-----|------|------|------|
| Н   | L   | Н   | L    | Н    | М    |
| Н   | L   | L   | L    | М    | Н    |
| Н   | Н   | L   | М    | L    | Н    |
| L   | Н   | _   | Н    | ا ـ  | M    |
| L   | Н   | Н   | Н    | М    | L    |
| L   | L   | Н   | М    | Н    | L    |

For IN1 to IN3, "H" means that IN $^+$  is greater than IN $^-$ , and "L" means IN $^-$  is greater than IN $^+$ . For OUT1 to OUT3, "H" means the output is a source, and "L" means that it is a sink.

# **Block Diagram**



#### Pin Functions

| PIN FU  | nctions  |                                                                                                        |                                                  |
|---------|----------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Pin No. | Pin name | Function                                                                                               | Equivalent circuit                               |
| 2       | IN2+     | Hall effect sensor signal inputs.                                                                      | \\                                               |
| 3       | IN2      | These inputs are high when IN+ is greater than                                                         | VCC                                              |
| 4       | IN1+     | IN- and low when IN- is greater than IN+.                                                              | <b> </b>                                         |
| 5       | IN1-     | Insert capacitors between the IN+ and IN- pins to                                                      | <u> </u>                                         |
| 6       | IN3+     | reduce noise.                                                                                          | <b>▲ →</b>   <b>▲</b>                            |
| 7       | IN3-     | An amplitude of over 50mVp-p and under                                                                 |                                                  |
|         |          | 350mVp-p is desirable for the Hall input signals.                                                      |                                                  |
|         |          | Kickback can occur in the output waveform if the                                                       | $300\Omega$                                      |
|         |          | Hall input amplitude is over 350mVp-p.                                                                 | $(3)(5)(7) \longrightarrow W$ $(2)(4)(6)$        |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | ↑ ¥ ↑                                            |
|         |          |                                                                                                        | <del> </del>                                     |
|         |          |                                                                                                        | <i>""</i>                                        |
|         |          |                                                                                                        | $\Psi$                                           |
|         |          |                                                                                                        | <del> </del>                                     |
|         | 100      | 100                                                                                                    | <i>'''</i>                                       |
| 8       | AGC      | AGC amplifier frequency characteristics                                                                | VREG                                             |
|         |          | correction.                                                                                            |                                                  |
|         |          | Insert a capacitor (about 0.022μF) between this                                                        | _⊭                                               |
|         |          | pin and ground.                                                                                        |                                                  |
|         |          |                                                                                                        | 300Ω<br>W (8)                                    |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | <b>₹</b>                                         |
|         |          |                                                                                                        | <i>///</i>                                       |
|         | 141      | Mar Marrier                                                                                            | <i>'''</i>                                       |
| 9       | MN       | Monitor pin.  This pin should be left open in permal operation                                         |                                                  |
| 12      | CSD      | This pin should be left open in normal operation.  Used for both initial reset pulse generation and as |                                                  |
| 12      | CSD      | the reference time for constraint protection                                                           | VREG                                             |
|         |          | circuits.                                                                                              |                                                  |
|         |          | Insert a capacitor between this pin and ground.                                                        | $(lam{})$ $\stackrel{	extbf{}}{\longleftarrow}$ |
|         |          | moon a capacitor services and pin and greating                                                         |                                                  |
|         |          |                                                                                                        | 300Ω<br>W 12)                                    |
|         |          |                                                                                                        | (12)                                             |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | │                                                |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        |                                                  |
| 14      | FG       | FG pulse output.                                                                                       | VREG                                             |
|         |          | This is an open-collector output.                                                                      |                                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | 14                                               |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | <u> </u>                                         |
|         |          |                                                                                                        | तीर तीर तीर                                      |
| 15      | S/S      | Start/stop control.                                                                                    | VREG                                             |
|         |          | Low: Start 0 to 1.0V                                                                                   | <b>†</b>                                         |
|         |          | High: Stop 2.0V to VREG                                                                                |                                                  |
|         |          | This pin goes to the high level when open.                                                             | 33kΩ <b>≨ ★</b>                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | 5kΩ (15)                                         |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | 30kΩ≨ <b>★</b>                                   |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        |                                                  |
|         |          |                                                                                                        | $\frac{1}{H}$ $\frac{1}{H}$ $\frac{1}{H}$        |
| L       | l .      |                                                                                                        |                                                  |

Continued on next page.

#### Continued from preceding page.

| Pin No. | from precedir | Function                                                                                                                                                              | Equivalent circuit                                  |
|---------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 16      | CLK           | Clock input.  Low: 0 to 1.0V  High: 2.0V to VREG  This pin goes to the high level when open.                                                                          | VREG $33k\Omega$ $5k\Omega$ $30k\Omega$ $30k\Omega$ |
| 17      | LD            | Phase locked state detection output. This output goes to the on state when the PLL locked state is detected. This is an open-collector output.                        | VREG 17                                             |
| 18      | PD            | Phase comparator output (PLL output).  This pin output the phase error as a pulse signal with varying duty. The output current increases as the duty becomes smaller. | VREG 18                                             |
| 19      | EI            | Error amplifier in put pin.                                                                                                                                           | VREG 300Ω 19                                        |
| 20      | EO            | Error amplifier output pin. The output current increases when this output is high.                                                                                    | VREG 20 40kΩ                                        |

Continued on next page.

#### Continued from preceding page.

| Continued           | from precedi         | ng page.                                                                                                                                                                                                                                                              |                            |
|---------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin No.             | Pin name             | Function                                                                                                                                                                                                                                                              | Equivalent circuit         |
| 21                  | FC                   | Control amplifier frequency correction. Inserting a capacitor (about 5600pF) between this pin and ground will stop closed loop oscillation in the current control system. The output current response characteristics will be degraded if the capacitor is too large. | VREG 21                    |
| 22                  | VREG                 | Stabilized power supply (6.3V) Insert a capacitor (about 0.1µF) between this pin and ground for stabilization.                                                                                                                                                        | VCC 22                     |
| 23                  | VCC                  | Power supply.                                                                                                                                                                                                                                                         |                            |
| 24                  | SUB                  | SUB pin. Connect this pin to ground.                                                                                                                                                                                                                                  |                            |
| 25                  | RF                   | Output current detection. Insert low-valued resistors (Rf) between these pins and ground. The output current will be limited to the value set by the equation $I_{OUT} = V_L/Rf$ .                                                                                    |                            |
| 26<br>27<br>28      | OUT1<br>OUT2<br>OUT3 | Motor drive outputs. If the output oscillates, insert a capacitor (about 0.1μF) between this pin and ground.                                                                                                                                                          | VREG 26 27 28 300Ω //// 25 |
| 1<br>10<br>11<br>13 | NC                   | No connection (NC) pins.  These pins may be used for wiring connections.                                                                                                                                                                                              |                            |
| FRAME               | GND                  | Ground.                                                                                                                                                                                                                                                               |                            |

#### **LB11920 Description**

#### 1. Speed Control Circuit

This IC adopts a PLL speed control technique and provides stable motor operation with high precision and low jitter. This PLL circuit compares the phase error at the edges of the CLK signal (falling edges) and FG signal (rising edges (low to high transitions) on the IN1 input), and the IC uses the detected error to control the motor speed. During this control operation, the FG servo frequency will be the same as the CLK frequency.

fFG (servo) = fCLK

#### 2. Output Drive Circuit

To minimize motor noise, this IC adopts three-phase full-wave current linear drive. This IC also adopts a midpoint control technique to prevent ASO destruction of the output transistors.

Reverse torque braking is used during motor deceleration during speed switching and lock pull-in. In stop mode, the drive is cut and the motor is left in the free-running state.

Since the output block may oscillate depending on the motor actually used, capacitors (about  $0.1\mu F$ ) must be inserted between the OUT pins and ground.

#### 3. Hall Input Signals

This IC includes an AGC circuit that minimizes the influence on the output of changes in the Hall signal input amplitudes due to the motor used. However, note that if there are discrepancies in the input amplitudes between the individual phases, discrepancies in the output phase switching timing may occur.

An amplitude (differential) of at least 50mVp-p is required in the Hall input signals. However, if the input amplitude exceeds 350mVp-p, the AGC circuit control range will be exceeded and kickback may occur in the output.

If Hall signal input frequencies in excess of 1kHz (the frequency in a single Hall input phase) are used, internal IC heating during startup and certain other times (that is, when the output transistors are saturated) may increase. Reducing the number of magnetic poles can be effective in dealing with problem.

The IN1 Hall signal is used as the FG signal for speed control internally to the IC. Since noise can easily become a problem, a capacitor must be inserted across this input. However, since this could result in differences between the signal amplitudes of the three phases, capacitors must be inserted across all of the three input phases.

Although V<sub>CC</sub> can be used as the Hall element bias power supply, using VREG can reduce the chances of problems occurring during noise testing and at other times. If VREG is used, since there is no longer any need to be concerned with the upper limit of the Hall amplifier common-mode input voltage range, bias setting resistors may be used only on the low side.

#### 4. Power Saving Circuit

This IC goes into a power saving state that reduces the current drain in the stop state. The power saving state is implemented by removing the bias current from most of the circuits in the IC. However, the 6.3V regulator output is provided in the power saving state.

#### 5. Reference Clock

Care must be taken to assure that no chattering or other noise is present on the externally input clock signal. Although the input circuit does have hysteresis, if problems do occur, the noise must be excluded with a capacitor. This IC includes an internal clock cutoff protection circuit. If a signal with a frequency below that given by the formula below is input, the IC will not perform normal control, but rather will operate in intermittent drive mode.

 $f(Hz) \approx 0.64 \div C_{CSD}$  C<sub>CSD</sub> ( $\mu$ F): The capacitor inserted between the CSD pin and ground.

When a capacitor of  $0.022\mu F$  is used, the frequency will be about 29Hz.

If the IC is set to the start state when the reference clock signal is completely absent, the motor will turn somewhat and then motor drive will be shut off. After the motor stops and the rotor constraint protection time elapses, drive will not be restarted, even if the clock signal is then reapplied. However, drive will restart if the clock signal is reapplied before the rotor constraint protection time elapses.

#### 6. Rotor Constraint Protection Circuit

This IC provides a rotor constraint protection circuit to protect the IC itself and the motor when the motor is constrained physically, i.e. prevented from turning. If the FG signal (edges of one type (rising or falling edges) on the IN1 signal) does not switch within a fixed time, output drive will be turned off. The time constant is determined by the capacitor connected to the CSD pin.

$$<$$
 time constant (in seconds)  $> \approx 30.5 \times 1.57 \times C_{CSD}$  ( $\mu F$ )

If a 0.02µF capacitor is used, the protection time will be about 1.05 seconds.

To clear the rotor constraint protection state, the IC must be set to the stopped state or the power must be turned off and reapplied. If there is noise present on the FG signal during the constraint time, the rotor constraint protection circuit may not operate normally.

#### 7. Phase Lock Signal

#### (1) Phase lock range

Since this IC does not include a counter or similar functionality in the speed control system, the speed error range in the phase locked state cannot be determined solely by IC characteristics. (This is because the acceleration of the changes in the FG frequency influences the range.) When it is necessary to stipulate this characteristic for the motor, the designer must determine this by measuring the actual motor state. Since speed errors occur easily in states where the FG acceleration is large, it is thought that the speed errors will be the largest during lock pull-in at startup and when unlocked due to switching clock frequencies.

#### (2) Masking function for the phase lock state signal

A stable lock signal can be provided by masking the short-term low-level signals due to hunting during lock pull-in. However, this results in the lock state signal output being delayed by the masking time.

The masking time is determined by the capacitor inserted between the CSD pin and ground.

```
< masking time (seconds) > \approx 6.5 \times 1.57 \times C_{CSD} (\mu F)
```

When a 0.022µF capacitor is used, the masking time will be about 225ms. In cases where complete masking is required, a masking time with fully adequate margin must be used.

#### 8. Initial Reset

To initially reset the logic circuits in start mode, the IC goes to the reset state when the CSD pin voltage goes to zero until it reaches 0.63V. Drive output starts after the reset state is cleared. The reset time can be calculated to a good approximation using the following formula.

```
< reset time (seconds) > \approx 0.13 \times C_{CSD} (\mu F)
```

A reset time of over 100µs is required.

#### 9. Current Limiter Circuit

The current limit value is determined by the resistor Rf inserted between the RF pin and ground.

 $I_{LIM} = V_L/Rf$   $V_L = 0.59V$  (typical) (during acceleration) and 0.37V (typical) (during deceleration)

#### 10. Power Supply Stabilization

An adequately large capacitor must be inserted between the V<sub>CC</sub> pin and ground for power supply stabilization. If diodes are inserted in the power supply lines to prevent destruction of the device if the power supply is connected with reverse polarity, the power supply line levels will be even more easily disrupted, and even larger capacitors must be used.

If high-frequency noise is a problem, a ceramic capacitor of about  $0.1\mu F$  must also be inserted in parallel.

#### 11. VREG Stabilization

A capacitor of at least  $0.1\mu F$  must be used to stabilize the VREG voltage, which is the control circuit power supply. The capacitor must be connected as close as possible to the pins.

#### 12. Error Amplifier External Component Values

To prevent adverse influence from noise, the error amplifier external components must be located as close to the IC as possible.

#### 13. FRAME Pin and Heat sink Area

The FRAME pin and the heat sink area function as the control circuit ground terminal. It is desirable that this ground line and the Rf resistor ground line be grounded at a single point at the ground for the electrolytic capacitor.

Thermal dissipation can be improved significantly by tightly bonding the metallic surface of the back of the IC package to the PCB with, for example, a solder with good thermal conductivity.

#### 14. CSD Pin

The capacitor connected to the CSD pin influences several operational aspects of this IC, including the rotor constraint protection time and the phase lock signal mask time. The following are possible ways of determining the value of this capacitor.

- (1) If removing chattering from the phase lock state signal is most important : Select a capacitance that can assure an adequate mask time.
- (2) If startup time is more important than chattering:

Select a capacitance such that the rotor constraint protection circuit does not operate at startup time and verify that there are no problems with the clock cutoff protection circuit and initial reset time.

Operation of the rotor constraint protection circuit may hinder the study of motor characteristics in the uncontrolled state. It is possible to only operate the initial reset function and not operate the rotor constraint protection circuit by inserting a resistor (about  $390k\Omega$ ) in parallel with the capacitor between the CSD pin and ground.

#### 15. FC Pin

The capacitor connected to the FC pin is required for current limiter loop phase compensation. If the value is too low, the output will oscillate. If the value is too large, it will be easier for currents in excess of the limit value to flow during the current limit time (time before the circuit operates) in states where the output is saturated. (This is because the control response characteristics become worse.)

#### 16. AGC Pin

A capacitance that allows a certain amount of smoothing of the AGC pin voltage in the motor speed range used must be selected for the capacitor connected to the AGC pin. It is also desirable to use a capacitance that allows the AGC voltage to reach an essentially stabilized voltage before the initial reset is cleared. (If the capacitance is too large, the rate of change of the AGC voltage will become slower.)

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of August, 2008. Specifications and information herein are subject to change without notice.