Monolithic Digital IC



## **Applications**

The LB1688 is a 3-phase brushless motor driver IC ideally suited for use in VTR capstan motor, drum motor drive applications.

## **Features and Functions**

- (1) 120° voltage linear type
- (2) Soft switching type eliminating noises caused by current switching and making the values of external capacitors smaller (comparable to those of chip capacitors)
- (3) On-chip thermal shutdown

| Absolute Maximum Ratings at                               | unit                      |                                     |               |      |      |
|-----------------------------------------------------------|---------------------------|-------------------------------------|---------------|------|------|
| Maximum Supply Voltage                                    | V <sub>CC</sub> max1      |                                     | 20            | v    |      |
|                                                           | $V_{CC}$ max2             |                                     | 7.0           | v    |      |
| Output Supply Voltage                                     | V <sub>OUT.V.W.</sub>     |                                     | 22            | V    |      |
| Output Current                                            | IOUT                      |                                     | 1.5           | А    |      |
| Allowable Power Dissipation                               | Pd max                    |                                     | 2.1           | W    |      |
| Operating Temperature                                     | Topr                      |                                     | -20 to $+75$  | °C   |      |
| Storage Temperature                                       | Tstg                      |                                     | -55 to $+125$ | °C   |      |
| Allowable Operating Condition                             | ns at Ta = 25°            | °C                                  |               | unit |      |
| Supply Voltage                                            | $V_{CC}$ 1                |                                     | 8.5 to 18     | v    |      |
|                                                           | $V_{CC}^2$                |                                     | 4.3 to 6.5 V  |      |      |
| <b>Electrical Characteristics</b> at Ta<br>[Power Supply] | $a = 25^{\circ}C, V_{CC}$ | $l = 12V, V_{CC}2 = 5V$             | min typ       | max  | unit |
| Supply Current 1                                          | I <sub>CC</sub> 1         | $V_{\rm C} = 0, R_{\rm L} = \infty$ | 17            | 30   | mA   |
| Supply Current 2                                          | $I_{CC}2$                 | $V_{\rm C} = 0$                     | 6.5           | 9.5  | mA   |

Continued on next page.



SANYO Electric Co., Ltd. Semiconductor Business Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

| Continued from preceding page. |                       | · · · · · · · · · · · · · · · · · · ·  |     |     |     |      |
|--------------------------------|-----------------------|----------------------------------------|-----|-----|-----|------|
| [Output]                       |                       |                                        | min | typ | max | unit |
| Output Saturation Voltage      | V <sub>O(sat)</sub> 1 | I <sub>OUT</sub> =0.5A,sink+source     |     | 1.6 | 2.2 | v    |
|                                | $V_{O(sat)}2$         | I <sub>OUT</sub> = 1.0A, sink + source |     | 2.0 | 3.0 | v    |
| Output TRS Voltage             | V <sub>O(sus)</sub>   | I <sub>OUT</sub> =20mA (See note.)     | 20  |     |     | V    |
| Output Quiescent Voltage       | V <sub>OQ</sub>       | $V_{C} = 0$                            | 5.8 | 6.1 | 6.4 | v    |
| [Hall Input-Output]            |                       |                                        |     |     |     |      |
| Hall Amp Input Offset Voltage  | V <sub>H</sub> offset |                                        | - 5 |     | +5  | mV   |
| Hall Amp Input Bias Current    | I <sub>H</sub> bias   |                                        |     | 1   | 5   | μA   |
| Hall Amp Common-Mode           | V <sub>H</sub> ch     |                                        | 1.3 |     | 3.7 | v    |
| Input Voltage Range            |                       |                                        |     |     |     |      |
| Hall Input-Output Voltage Gain | G <sub>VHO</sub>      |                                        |     | 43  |     | dB   |
| [Control-Output]               |                       |                                        |     |     |     |      |
| Control-Output Drive Gain      | G <sub>VCO</sub>      |                                        | 38  | 41  | 44  | dB   |
| Control-Output CH Difference   | $\Delta G_{VCO}$      |                                        | -2  |     | +2  | dB   |
| [Motor Detection]              |                       |                                        |     |     |     |      |
| Thermal Shutdown Temperature   | $T_{SD}$              | (See note.)                            | 150 | 180 | 210 | °C   |
| Thermal Shutdown Hysteresis    | $\Delta T_{SD}$       | (See note.)                            |     | 15  |     | °Č   |
| •                              | ~~                    |                                        |     |     |     | -    |

Note : Values shown are design targets only. No measurements have been taken.

## Equivalent Circuit Block Diagram

Unit (resistance:  $\Omega$ , capacitance: F)



LB1688

**Pin Assignment** 



Note : All FRAME pins are connected to GND.

## **Pin Description**

| Pin Name                             | Pin No. | Description                                                                                                                                                                             |  |  |  |  |
|--------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| U <sub>IN</sub> 1, U <sub>IN</sub> 2 | 3,4     | U phase hall element input pin. 'H' of logic : $V_{IN}1 > V_{IN}2$                                                                                                                      |  |  |  |  |
| V <sub>IN</sub> 1, V <sub>IN</sub> 2 | 1,2     | / phase hall element input pin. 'H' of logic : $V_{IN}1 > V_{IN}2$                                                                                                                      |  |  |  |  |
| W <sub>IN</sub> 1, W <sub>IN</sub> 2 | 29,30   | / phase hall element input pin. 'H' of logic : $V_{IN}1 > V_{IN}2$                                                                                                                      |  |  |  |  |
| U <sub>OUT</sub>                     | 11      | U phase output pin                                                                                                                                                                      |  |  |  |  |
| V <sub>OUT</sub>                     | 12      | V phase output pin                                                                                                                                                                      |  |  |  |  |
| WOUT                                 | 13      | W phase output pin                                                                                                                                                                      |  |  |  |  |
| V <sub>CC</sub> 1                    | 10      | Power supply pin for applying output                                                                                                                                                    |  |  |  |  |
| V <sub>CC</sub> 2                    | 16      | Power supply pin for applying voltage to each section other than output section. This voltage must be stabilized to be free from ripple, noise, etc.                                    |  |  |  |  |
| Rf                                   | 14      | Output current detect pin. By connecting Rf across this pin and GND<br>pin, output current is detected as voltage.<br>The result is used to control the overcurrent protection circuit. |  |  |  |  |
| CD                                   | 26      | Pin for fetching current (voltage) detected with Rf.<br>Takes feedback from Rf to reduce output voltage gain. Ground when not<br>in use.                                                |  |  |  |  |
| FC                                   | 5       | Frequency characteristic correction                                                                                                                                                     |  |  |  |  |
| V <sub>C</sub>                       | 25      | Speed-phase control pin<br>Control is of voltage-controlled type that controls output voltage.                                                                                          |  |  |  |  |
| V <sub>CREF</sub>                    | 21      | Control reference voltage                                                                                                                                                               |  |  |  |  |
| GND                                  | 6       | GND for other than output                                                                                                                                                               |  |  |  |  |
|                                      |         | Minimum potential of output transistor is at Rf pin.                                                                                                                                    |  |  |  |  |
| F/RC                                 | 27      | Forward/reverse control pin<br>By setting this pin to 'H' (more than 2.0V)/'L' (less than 0.3V), truth<br>value is changed to perform forward/reverse rotation.                         |  |  |  |  |

| Tru | th | Та | ble | ) |
|-----|----|----|-----|---|
|     |    |    |     |   |

|   | Source  |          |         | Input |       | Forward/Reverse Contro                        |      |   |   |   |   |
|---|---------|----------|---------|-------|-------|-----------------------------------------------|------|---|---|---|---|
|   |         |          | Sink    | U     | v     | w                                             | F/RC |   |   |   |   |
| • | W phase | →        | V phase | н     | н     | L                                             | L    |   |   |   |   |
| 1 | V phase | →        | W phase | пп    | LL LL | н                                             |      |   |   |   |   |
| 2 | W phase | >        | U phase |       | L     | ,                                             | L    |   |   |   |   |
| 6 | U phase | <b>→</b> | W phase | rı    | н     |                                               | L    | Н |   |   |   |
| 3 | V phase | <b>→</b> | W phase |       | ,     | н                                             | L    |   |   |   |   |
| J | W phase | <b>→</b> | V phase | L     | L     | Ь                                             | Ч    | Ц | L | п | н |
| 4 | U phase |          | V phase | L     | н     | L                                             | L    |   |   |   |   |
| 4 | V phase | →        | U phase | Г     |       |                                               | Н    |   |   |   |   |
| 5 | V phase | →        | U phase | н     |       | н                                             | L    |   |   |   |   |
| Ø | U phase |          | V phase | п     | L     | п                                             | н    |   |   |   |   |
| 6 | U phase | →        | W phase |       |       | , <u>, , , , , , , , , , , , , , , , , , </u> | L    |   |   |   |   |
| Ð | W phase | <b>→</b> | U phase | L     | н     | н                                             | Н    |   |   |   |   |

Input:

H: High level. One of the inputs should have a potential at least 0.2V higher than the other.

L: Low level. One of the inputs should have a potential at least 0.2V lower than the other.

Forward/reverse control :

H : 2.0 to V<sub>CC</sub>2

L:0 to 0.3V

No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.

Anyone purchasing any products described or contained herein for an above-mentioned use shall: ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:

- 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.