Monolithic Digital IC



LB8107M

## Portable CD Player Actuator Driver

## **Overview**

The LB8107M is a portable CD player mechanism actuator driver. It operates on a 2.4 V power supply, which corresponds to two rechargeable Ni-Cd cells.

## **Functions and Features**

- Four H bridge driver channels on chip, one each for the four CD actuators; focus coil, tracking coil, spindle motor and sled motor
- Built-in step-up circuit to power the associated 5.0 V CD LSIs, including the DSP and microprocessor. (The drive transistor, L, Di and C are external components: step-up circuit) Io 150 mA, maximum
- Extremely low loss drive can be achieved, since the LB8107M detects the largest signal of the four drive channels and supplies that voltage to the H bridge driver blocks in each of the four channels using PWM voltage conversion.

(The drive PNP transistor, L, Di and C are external components: step-down circuit)

- System start and stop can be performed at the microprocessor output.
- Support for switching between step drive mode, which has a high current reduction effect, and normal V control for the sled motor drive (The other three channels all are V type drive only.)
- Built-in battery check comparator
- Built-in integrating amplifier to handle the application of digital servo control to earlier spindle motors (This function integrates the PWM output.)
- A defect function is provided. This function improves the tracking ability by setting the voltage supplied to the H bridge drivers to the maximum in the presence of disk defects during playback.

# **Specifications**

#### Absolute Maximum Ratings at $Ta = 25^{\circ}C$

#### Symbol Conditions Ratings Unit Parameter Maximum supply voltage V V<sub>CC</sub> max 7.0 H bridge output current Taking 400 mA/channel as the maximum. 800 mΑ IOUT Step-up circuit output current 150 mΑ ICD Allowable power dissipation Pd max 800 mW Topr -25 to +75 °C Operating temperature -40 to +125 °C Storage temperature Tstg

SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

## **Package Dimensions**

unit: mm

#### 3148-QFP44MA





## Allowable Operating Ranges at $Ta=25^{\circ}C$

| Parameter        | Symbol          | Conditions | min | typ | max | Unit |
|------------------|-----------------|------------|-----|-----|-----|------|
| Supply voltage   | V <sub>CC</sub> |            | 2.0 | 2.4 | 4.0 | V    |
| Operating output |                 |            |     | 150 |     | mW   |

# Electrical Characteristics at Ta = 25°C, $V_{CC}$ = 2.4 V

| Parameter                              | Symbol                             | Conditions                                         | min                         | typ                          | max                         | Unit |
|----------------------------------------|------------------------------------|----------------------------------------------------|-----------------------------|------------------------------|-----------------------------|------|
| [Power Supply]                         | C, moor                            |                                                    |                             | -76                          |                             | Unit |
| Standby current drain                  | Icco                               | S/S1 = H, S/S2 = H                                 |                             |                              | 10                          | μA   |
| Quiescent current                      | I <sub>CC</sub>                    |                                                    |                             | 18                           | 27                          | mA   |
| [Step-up Circuit]                      |                                    |                                                    |                             | _                            |                             |      |
| Output voltage                         | V <sub>CD</sub>                    |                                                    | 4.75                        | 5.0                          | 5.25                        | V    |
| NPN transistor drive current           | Ino                                |                                                    |                             | 3.0                          |                             | mA   |
| Load characteristics                   | ΔV <sub>CD</sub> /I <sub>CD</sub>  |                                                    |                             |                              | 0.01                        | %/mA |
| Voltage characteristics                | ΔV <sub>CD</sub> /V <sub>CC</sub>  |                                                    |                             |                              | 100                         | mV/V |
| Minimum off duty                       |                                    |                                                    |                             | 50                           |                             | %    |
| [Oscillator Circuit]                   |                                    |                                                    |                             |                              |                             |      |
| Synchronization signal input frequency | Fsvync                             |                                                    | 80                          |                              | 100                         | kHz  |
| [H Bridge Outputs]                     |                                    |                                                    |                             |                              |                             |      |
| Saturation voltage                     | V <sub>CC</sub> (sat)              | 200 mA, TOP + BOTTOM                               |                             | 0.26                         | 0.39                        | V    |
| [Motor Control Block]                  |                                    | 1                                                  |                             |                              | 1                           |      |
| Input voltage                          | V <sub>IN</sub>                    | The linear region where $V_{REF}1 = 1/2 V_{CD}$    | V <sub>REF</sub> 1<br>- 1.0 | V <sub>REF</sub> 1           | V <sub>REF</sub> 1<br>+ 1.0 | V    |
| Input bias current                     | I <sub>BDR</sub>                   |                                                    |                             | 1.0                          |                             | μA   |
| Transmission gain (+)                  | G <sub>VTR</sub>                   |                                                    |                             | 7.95                         |                             | dB   |
| Transmission gain ratio (+)/(-)        | $\Delta G_{VTR}$                   | Within the same channel                            |                             | ±1                           |                             | dB   |
| Input dead band voltage                | Vdz                                |                                                    |                             |                              | V <sub>REF</sub> 1<br>+ 100 | mV   |
| Input dead band voltage offset         | Vdzof                              | At the forward/reverse transition within a channel |                             |                              | ±10                         | mV   |
| [PWM]                                  |                                    | -                                                  |                             |                              |                             |      |
| Maximum output voltage                 | V <sub>OUT</sub>                   |                                                    | 2.1                         | 2.4                          | 2.7                         | V    |
| PNP transistor drive current           | lpi                                | *                                                  |                             | V <sub>OUT</sub> /600        |                             | mA   |
| Load characteristics                   | ∆V <sub>OUT</sub> /Ird             |                                                    |                             |                              | 0.03                        | %/mA |
| Voltage characteristics                | ΔV <sub>OUT</sub> /V <sub>CC</sub> |                                                    |                             |                              | 50                          | mV/V |
| [Sled Drive Circuit]                   |                                    |                                                    | •                           |                              |                             |      |
| Drive Reference Voltage<br>(step mode) | V <sub>REFO</sub>                  |                                                    |                             | V <sub>REF</sub> 1<br>+ 0.65 |                             | V    |
| SLS on voltage                         | V <sub>SLS ON</sub>                |                                                    | 2.0                         |                              |                             | V    |
| SLL input bias current                 | IBSLL                              |                                                    |                             |                              | 300                         | μA   |
| SLH input bias current                 | I <sub>BSLH</sub>                  |                                                    |                             |                              | 300                         | μA   |
| Defect voltage                         | V <sub>DEF ON</sub>                |                                                    | 2.0                         |                              |                             | V    |
| [S/S Pins 1 and 2]                     |                                    |                                                    |                             |                              |                             |      |
| P-on voltage                           |                                    |                                                    |                             |                              | V <sub>CC</sub> – 1.0       | V    |
| P-off voltage                          |                                    |                                                    | V <sub>CC</sub> - 0.5       |                              |                             | V    |
| [Reference Voltage Pin]                |                                    |                                                    |                             |                              |                             |      |
| Output current                         | I <sub>REFO</sub>                  |                                                    |                             |                              | 100                         | μA   |
| Output voltage                         | V <sub>REF</sub> 2                 |                                                    |                             | 1.2                          |                             | V    |
| [WP Pin]                               |                                    |                                                    |                             |                              |                             |      |
| Output voltage                         | V <sub>OPW</sub>                   |                                                    | V <sub>CD</sub> 1<br>- 0.15 |                              |                             | V    |
| [Battery Check Block]                  |                                    |                                                    |                             |                              |                             |      |
| BI input bias current                  | I <sub>BBI</sub>                   |                                                    |                             |                              | 1.5                         | μA   |
| BO output voltage                      | V <sub>OBO</sub>                   | I <sub>OBO</sub> = 500 μA                          |                             |                              | 0.3                         | V    |
|                                        | *                                  | •                                                  |                             |                              |                             |      |

Note: \* This is a design guarantee and is not measured.

Continued on next page.

Continued from preceding page.

| Parameter Symbol              |                    | Conditions            | min                    | typ | max  | Unit |
|-------------------------------|--------------------|-----------------------|------------------------|-----|------|------|
| [CLK Block]                   |                    |                       | · · ·                  |     |      |      |
| CLK input voltage             | V <sub>CLK</sub>   |                       | 2                      |     |      | V    |
| [Oscillator Block]            |                    |                       | · · ·                  |     |      |      |
| Oscillator power voltage      | VOSCP              |                       | V <sub>CC</sub> – 0.15 |     |      | V    |
| OSC pin input bias current    |                    |                       |                        |     | -1.5 | μA   |
| [Integrating Amplifier Block] |                    | •                     |                        |     |      |      |
| Input bias current            | I <sub>BIAI</sub>  |                       |                        |     | 500  | nA   |
| First stage amplifier gain    | GV1                | Open loop, f = 1 kHz* |                        | 55  |      | dB   |
| Second stage amplifier gain   | GV2                | Internal closed loop  |                        | 0   |      | dB   |
| First stage output            | V <sub>0</sub> 1-1 | 1 mA SOURCE           | V <sub>CD</sub> – 1.3  |     |      | V    |
| saturation voltage            | V <sub>0</sub> 1-2 | 1 mA SINK             |                        |     | 1.3  | V    |
| Second stage output           | V <sub>0</sub> 2-1 | 1 mA SOURCE           | V <sub>CD</sub> – 1.3  |     |      | V    |
| saturation voltage            | V <sub>0</sub> 2-2 | 1 mA SINK             |                        |     | 1.3  | V    |

Note: \* This is a design guarantee and is not measured.

## Pin Assignment



### **Pin Functions**

Unit (resistance:  $\Omega$ )

| Pin No. | Symbol           | I/O | Pin function                                                                                                                                 |
|---------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | IN1              | I   | Actuator control input: focus                                                                                                                |
| 2       | IN2              | I   | Actuator control input: tracking                                                                                                             |
| 3, 31   | V <sub>OUT</sub> |     | Power supply for the four H bridge channels                                                                                                  |
| 4, 5    | V <sub>CD</sub>  | I   | Step-up circuit output voltage                                                                                                               |
| 6       | DEFECT           | 1   | Sets V <sub>OUT</sub> to its maximum voltage on defect input.                                                                                |
| 7       | REFO             | 0   | Sled drive reference voltage                                                                                                                 |
| 8       | IAI              |     | Integrating amplifier input                                                                                                                  |
| 9       | AO               | 0   | Inverting amplifier output                                                                                                                   |
| 10      | IAO              |     | Integrating amplifier output                                                                                                                 |
| 11      | OSC              |     | Free-running oscillator: RC circuit connection                                                                                               |
| 12      | OSCPOW           | 0   | Free-running oscillator: RC circuit power supply                                                                                             |
| 13      | UPB              | 0   | Step-up npn transistor drive output                                                                                                          |
| 14      | S/S1             | 1   | Starts the system when a low level is applied as the LB8107M start input (power on lock from the microprocessor)                             |
| 15      | S/S2             | 1   | Provides a logical or function with the S/S1 input (for starting from a switch input)<br>VCC<br>(15<br>, , , , , , , , , , , , , , , , , , , |

Continued on next page.

#### LB8107M

Continued from preceding page.

Unit (resistance:  $\Omega$ )

|                           |                    |     | Unit (resistance: Ω)                                                                                            |
|---------------------------|--------------------|-----|-----------------------------------------------------------------------------------------------------------------|
| Pin No.                   | Symbol             | I/O | Pin function                                                                                                    |
| 16, 17, 18,<br>38, 39, 40 | FGND               |     | Ground for the power block                                                                                      |
| 19                        | WP                 | 0   | Microprocessor start-up output linked to S/S2. pnp open collector output<br>VCD1 (5pin)<br>100k<br>19<br>A02429 |
| 20                        | во                 | 0   | Battery low output. npn open collector output; Low: battery low                                                 |
| 21                        | ВІ                 | 1   | Battery voltage detection pin                                                                                   |
| 22                        | DNB                | 0   | Voltage reduction pnp transistor drive output                                                                   |
| 23                        | GND                |     | Signal ground                                                                                                   |
| 24                        | CLK                | I   | External clock input pin                                                                                        |
| 25                        | V <sub>CC</sub>    |     | Power supply: 2.0 to 4.0 V                                                                                      |
|                           | V 0                |     | Reference voltage: 1.2 V                                                                                        |
| 26                        | V <sub>REF</sub> 2 |     | Notorono voltago. 1.2 v                                                                                         |

Continued on next page.

Continued from preceding page.

| Pin No. | Symbol             | I/O | Pin function                                                               |
|---------|--------------------|-----|----------------------------------------------------------------------------|
| 28      | SLL                | I   | Sled drive stop voltage adjustment                                         |
| 29      | SLS                | I   | Sled switching                                                             |
| 30      | V <sub>REF</sub> 1 | 1   | Motor control block input reference voltage: supplied from the CD servo IC |
| 32      | IN3                | I   | Actuator control input: Spindle                                            |
| 33      | IN4                | I   | Actuator control input: Sled                                               |
| 34      | OUT4 (–)           | 0   | Actuator control output (-): Sled                                          |
| 35      | OUT4 (+)           | 0   | Actuator control output (+): Sled                                          |
| 36      | OUT3 (–)           | 0   | Actuator control output (-): Spindle                                       |
| 37      | OUT3 (+)           | 0   | Actuator control output (+): Spindle                                       |
| 41      | OUT2 (–)           | 0   | Actuator control output (-): Tracking                                      |
| 42      | OUT2 (+)           | 0   | Actuator control output (+): Tracking                                      |
| 43      | OUT1 (–)           | 0   | Actuator control output (-): Focus                                         |
| 44      | OUT1 (+)           | 0   | Actuator control output (+): Focus                                         |

**Functional Description** 

1. Actuator drivers (focus, tracking, spindle and sled)



 $V_{REF}1$  is supplied from the CD DSP that is powered by the stepped-up voltage (5.0 V) created by the LB8107M. (Normally,  $V_{REF}1$  will be 1/2  $V_{CD}2$ .)

Unit (resistance: Ω)

The figure below shows the form of the I/O transmission characteristics.



That is, the LB8107M implements a polarity reversing V-type drive with respect to the input signals (from the DSP) referenced to  $V_{REF}1$ .

The transmission gain  $\Delta V_O/\Delta V_{IN}$  is 7.95 (typical) and the LB8107M provides a region (dead band) around  $V_{REF}1$  where the output does not change with the input. (The dead band is  $V_{REF}1\pm100$  mV (maximum).)

The LB8107M provides excellent gain precision since the a feedback structure is adopted in the drive circuits.

2. Sled motor step drive switching (selected when the SLS pin is low)

While it goes without saying that the V-type drive described above can be used for sled motor drive, the LB8107M also supports a step drive scheme to reduce sled motor drive power.

Since a signal that is generated by integrating the tracking output is usually used as the sled motor control input, step drive attempts to drive the sled motor only during certain periods by providing a sled motor start command from the sled motor control input and a sled motor stop command from the tracking control input.



The start and stop levels are set by an external resistor connected between the V<sub>REF</sub>1 pin and the REFO pin.



Note that for inputs that are lower than  $V_{REF}1$  this system operates normally regardless of the SLS pin.

Also, as will be discussed later, the maximum voltage is supplied to the H bridge in step drive mode.

#### 3. Step-up Circuit

The step-up circuit can be used to power not only the four driver channel control stages, but also external circuits.  $(V_{DD} \text{ is } 5.0 \text{ V (typical) with an Io of } 150 \text{ mA (maximum).})$ 

This step-up circuit operates from the built-in oscillator's free-running mode immediately after the system is started.

(The frequency is determined by the RC circuit connected to the OSCP\* pin. When C is 400 pF and R is 30 k $\Omega$ , the frequency will be about 80 kHz.)

Note: \* This pin is used for current pass prevention in standby mode.

After the system is started, (to bring up the CD DSP and other circuits) when a clock with a frequency (e.g., 2fc = 88.2 kHz) greater than the free-running frequency is input to the CLK pin, the oscillator synchronizes with the input clock.  $\rightarrow$  frequency only synchronization. (Since the frequency range is from 80 to 100 kHz, 88.2 kHz is optimal as the input frequency.)

Since the on/off duty ratio is set to have a maximum of 50%, i.e., the on period ranges from 0 to 50%, this provides a protection function for the output transistors when large loads are applied. (We strongly recommend using output transistors with an  $h_{FE}$  as large as possible. Also, for efficiency, we recommend using Schottky diodes.)

4. PWM Power Supply Scheme

To improve power efficiency as much as possible in the LB8107M, maximum value output PWM voltage conversion is used in the power supply for each of the four H bridge driver channels.

5. The maximum value of the control block outputs (the outputs of the absolute value amplifiers with respect to their



inputs) for each of the drivers is detected, and a voltage consisting of that voltage plus a margin (the offset) is supplied to the H bridge for each channel using PWM voltage conversion (step-down converter). (This allows the actuators to be driven with the minimum power in cases such as, for example, when the operating voltages for all four actuator channels are identical and small.) Unlike schemes in which a PWM converter is provided for each channel, only one L/C pair is required, and furthermore, since the actuator drive is linear, this scheme does not generate the noise levels associated with direct PWM schemes. Also, since the voltage supplied to the H bridges by this PWM scheme is limited to 2.4 V (typical), there are no

changes in the maximum currents supplied to the actuators associated with changes in the power supply voltage used. Furthermore, this scheme is designed so that the maximum voltage is supplied when the defect signal from the DSP, which indicates the presence of defects, is high or when in sled motor step drive mode.

#### 6. System Start and Stop Commands

The LB8107M is designed so that the system can be started and stopped by the control microprocessor.

#### [Start]

The pins S/S1 and S/S2 are provided as system startup pins. Of these, S/S1 locks the system power supply when it is set low by the microprocessor as a power on lock. S/S2 is provided to be used for startup from a switch and the function operates by taking the logical with S/S1. However, the microprocessor can still apply the S/S1 power on lock by reading the WP (wake up) pin output, since this output is goes high when S/S2 is low.

#### [Stop]

The system power supply can be shut down by setting both S/S1 and S/S2 high. This puts the LB8107M in standby mode.

#### [Other notes]

- Circuit blocks that use  $V_{CD}1$  as the power supply Integrating amplifier, inverting amplifier, sled switching circuit (including SLS, SLH and SLL) and the maximum value circuit
- Circuit blocks that use V<sub>CC</sub> as the power supply Step-up circuit, step-down circuit, reference voltage, battery check, oscillator, edge start and other circuits.

#### **Sample Application Circuit**



#### A02440

Unit (resistance: Ω, capacitance: F)

T1 .....2SB815

- T2 .....2SC3650
- D1 = D2 .....SB07-03C

L1 = L2......30 µH

C1 = C2 .....100 µF

To control the spindle motor using a digital servo scheme, input the PWM output to pin 8, set up the external integration constant, and input the output from pin 9 to the spindle input.

#### **Internal Equivalent Circuit**



#### Reference values

T1 .....2SB815

- T2 .....2SC3650
- D1 = D2 .....SB07-03C
- L1 = L2......30  $\mu$ H (under 1.35  $\Omega$ , 600 mA)
- C1 = C2 .....100 µF

- Unit (resistance:  $\Omega$ )
- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - In the second second
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of July, 1998. Specifications and information herein are subject to change without notice.