#### **OVERVIEW** The LC65102A and LC65104A are 4-bit, single-chip microprocessors that incorporate 2 Kbyte ROM and $128 \times 4$ -bit RAM, and 4 Kbyte ROM and $256 \times 4$ -bit RAM, respectively, making them ideal for timer controllers, audiovisual equipment and domestic appliances. The LC65102A and LC65104A comprise one 2-bit and five 4-bit bidirectional I/O ports, a three-wire serial interface, an eight-channel, 8-bit A/D converter and a 14-bit D/A converter that can be configured as separate 6-bit and 8-bit modules or as a single 14-bit module. An on-chip oscillator can be directly connected to either an external crystal or ceramic resonator, or alternatively, an external oscillator can be used. The mask options for the LC65102A and LC65104A comprise a 14-bit general-purpose timer, used to generate pulsewidth modulated output or tone output, a 14-bit clock or overrun watchdog timer, and an AC zero-crossing detector or Schmitt trigger input circuit. Two power-saving standby modes are also provided. The LC65102A and LC65104A operate over a 2.7 to 6.0 V supply range and are available in 30-pin SDIPs. A 30-pin SMFP is currently under development. ### **FEATURES** - 77 instructions - On-chip 2 Kbyte ROM and 128 × 4-bit RAM (LC65102A) and 4 Kbyte ROM and 256 × 4-bit RAM (LC65104A) - 0.92 $\mu s$ (4.33 MHz clock and $V_{DD} \ge 4.5$ V) or 1.84 $\mu s$ (2.17 MHz clock and $V_{DD} \ge 4.0$ V) minimum instruction cycle times - · Software-selectable system clock - · Four banks of eight working registers and 16 flags - · Eight-level stack - 22 bidirectional I/O lines, including 12 multiplexed lines - 8-bit precision, eight-channel tracking A/D converter - 8-bit interval timer for PWM D/A converter and music generator - 14-bit timer for calendar/clock function - Separate 6-bit and 8-bit or single 14-bit D/A converter configurations - Serial I/O interface - AC zero-crossing detector mask option - · Two external interrupts, two timer interrupts and one serial I/O interrupt - Wait function allows oscillator to stabilize after reset - On-chip oscillator supports 4.19 MHz crystal, 400 kHz or 4.0 MHz ceramic resonators - LC65999 evaluation chip, EVA800/850 emulator, TB65XXX adapter board and LC65PG10X piggy-back connector evaluation tools available - · HALT/HOLD standby functions - 2.7 to 6.0 V supply operating range - 30-pin SDIP and 30-pin SMFP (under development) ## PIN ASSIGNMENT ## PACKAGE DIMENSIONS Unit: mm ## 3061-DIP30S ## 3073A-MFP30S # **BLOCK DIAGRAM** Note Values in parentheses indicate LC65102A RAM and ROM capacities # PIN DESCRIPTION | Number | Name | Description | |--------|---------------|----------------------------------------------------------------------------------| | 1 | PB0/AD4/DAC0 | | | 2 | PB1/AD5/DAC1 | 4-bit I/O port B multiplexed with A/D converter lines AD4 to AD7, D/A lines DACO | | 3 | PB2/AD6/SQR | | | 4 | PB3/AD7/START | 1 | | 5 | AV+ | | | 6 | AV- | A/D converter reference voltage input | | 7 | VSS | Ground | | 8 | 0801 | External crystal or ceramic resonator connection or external clock input | | 9 | 0802 | External crystal or ceramic resonator connection | | 10 | VDD | 5 V supply | | 11 | RES | System reset input. Normally HIGH | | 12 | TEST | Test pin. Normally LOW | | Number | Name | Description | |--------|--------------|-----------------------------------------------------------------------------------| | 13 | PF0/SI | | | 14 | PF1/SO | 4-bit I/O port F multiplexed with serial input and output lines SI and SO, serial | | 15 | PF2/SCK | clock output SCK and interrupt request input INTO. Normally HIGH | | 16 | PF3/INTO | | | 17 | PCO | | | 18 | PC1 | 4 his 1/2 2 | | 19 | PC2 | -4-bit I/O port C | | 20 | PC3 | | | 21 | PD0 | | | 22 | PD1 | A hit 1/0 part B | | 23 | PD2 | 4-bit I/O port D | | 24 | PD3 | | | 25 | PEO | O his 1/O and E. Alamadh, HICH | | 26 | PE1 | - 2-bit I/O port E. Normally HIGH | | 27 | PA0/AD0 | | | 28 | PA1/AD1 | 4-bit I/O port A multiplexed with A/D converter input lines ADO to AD3 and | | 29 | PA2/AD2 | interrupt input INT1. Normally HIGH | | 30 | PA3/AD3/INT1 | 1 | # **SPECIFICATIONS** ## **Absolute Maximum Ratings** | Parameter | Symbol | Rating | Unit | |-------------------------------------------------------------------------------|-------------------|-------------------------------|------| | Supply voltage range | V <sub>DD</sub> | -0.3 to 7.0 | V | | TEST, RES and OSC1 input voltage range | V <sub>I1</sub> | -0.3 to V <sub>DD</sub> + 0.3 | v | | AV * input voltage range | V <sub>12</sub> | -0.3 to V <sub>DD</sub> + 0.3 | ٧ | | AV input voltage range | Vı3 | $-0.3$ to $V_{DD} + 0.3$ | V | | Ports A, B and F3 input/output voltage range | Viot | -0.3 to V <sub>DD</sub> + 0.3 | V | | Ports C, D and E, and F0 to F2 input/output voltage range (open-drain output) | V <sub>102</sub> | -0.3 to 15.0 | V | | Ports C, D and E, and FO to F2 input/output voltage range (totem-pole output) | V <sub>IO3</sub> | -0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Ports A, B, E and F peak output current range | l <sub>OP1</sub> | -2 to 10 | mA | | Ports C and D peak output current range | I <sub>OP2</sub> | -2 to 20 | mA | | Ports A, B, E and F average output current per pin range | l <sub>OA1</sub> | -2 to 10 | mA | | Ports C and D average output current per pin range | I <sub>OA2</sub> | -2 to 20 | mA | | Ports A, B, E and F average current per port range | ΣΙΟΑ1 | -24 to 120 | mA | | Ports C and D average current per port range | Σl <sub>0A2</sub> | -20 to 100 | mA | | Parameter | Symbol | Rating | Unit | |------------------------------|------------------|------------|--------| | 30-pin DIP power dissipation | Po | 400 | mW | | 30-pin MFP power dissipation | PD | 200 | mW | | Operating temperature range | Topg | -40 to 85 | deg. C | | Storage temperature range | T <sub>stg</sub> | -55 to 125 | deg. C | ## **Recommended Operating Conditions** $V_{SS} = 0 V$ , $T_n = 25 deg$ . C | Parameter | Symbol | Rating | Unit | |----------------------|-----------------|------------|------| | Supply voltage | V <sub>DD</sub> | 5 | ٧ | | Supply voltage range | Voo | 2.7 to 6.0 | v | ## **Electrical Characteristics** $V_{DD}$ = 2.7 to 6.0 V, $V_{SS}$ = 0 V, $T_a$ = -40 to 85 deg. C unless noted otherwise | Parameter | Symbol | Odialo | Rating | | | Unit | |----------------------------------------------------------------------|------------------|---------------------------------------------------------------------------|---------------------|-----|---------------------|------| | Parameter . | | Condition | min | typ | max | Unit | | | V <sub>DD1</sub> | 0.92 μs ≤ t <sub>cyc</sub> < 36 μs | 4.5 | - | 6.0 | V | | Supply voltage | V <sub>D02</sub> | 1.84 µs ≤ t <sub>cyc</sub> < 36 µs | 4.0 | _ | 6.0 | ٧ | | | V <sub>DD3</sub> | 9.8 μs ≤ t <sub>cyc</sub> < 36 μs | 2.7 | - | 6.0 | ٧ | | Standby supply voltage | Vst | | 1.8 | _ | 6.0 | ٧ | | Port E and FO to F2 HIGH-level input voltage (open-drain output) | ViH1 | n-channel transistor OFF | 0.80V <sub>DD</sub> | | 13.5 | ٧ | | Port E and FO to F2 HIGH-level nput voltage (totem-pole output) | V <sub>iH2</sub> | n-channel transistor OFF | 0.80V <sub>DD</sub> | - | Voo | ٧ | | Ports A and B HtGH-level input voltage | ViH3 | n-channel transistor OFF | 1.9 | _ | V <sub>DD</sub> | ٧ | | Ports C and D HIGH-level input | V <sub>IH4</sub> | n-channel transistor OFF,<br>V <sub>DD</sub> = 4.5 to 6.0 V | 0.70V <sub>DD</sub> | _ | 13.5 | ٧ | | | | n-channel transistor OFF | 0.75V <sub>DD</sub> | | 13.5 | ٧ | | Ports C and D HIGH-level input voltage (totem-pole output) | V <sub>IH5</sub> | n-channel transistor OFF,<br>V <sub>DD</sub> = 4.5 to 6.0 V | 0.70V <sub>DD</sub> | _ | V <sub>DD</sub> | ٧ | | | | n-channel transistor OFF | 0.75V <sub>DD</sub> | _ | V <sub>DD</sub> | ٧ | | OSC1, START, PF3/INTO and INT1 HIGH-level input voltage. See note 1. | VIH6 | n-channel transistor OFF,<br>external oscillator input.<br>See figure 16. | 0.80V <sub>DD</sub> | _ | Voo | ٧ | | RES HIGH-level input voltage | | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | 0.80V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | The member input voltage | $V_{1H7}$ | $V_{DD} = 1.8 \text{ to } 6.0 \text{ V}$ | 0.85V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | Port E and F0 to F2 LOW-level | V <sub>IL1</sub> | n-channel transistor OFF,<br>V <sub>DD</sub> = 4.5 to 6.0 V | Vss | _ | 0.20V <sub>DD</sub> | ٧ | | input voltage | ¥1 <u>C</u> 1 | n-channel transistor OFF | Vss | - | 0.15V <sub>DD</sub> | ٧ | | Ports A and B LOW-level input | V <sub>IL2</sub> | n-channel transistor OFF, V <sub>DD</sub> = 4.5 to 6.0 V | Vss | _ | 0.5 | ٧ | | voltage | • ILZ | n-channel transistor OFF | Vss | _ | 0.35 | V | ## LC65102A, LC65104A | Parameter | Symbol | Condition | | Unit | | | |----------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|---------------------|----------| | Latamoloj | oyanaor | | min | typ | max | | | Ports C and D LOW-level input | Vila | n-channel transistor OFF,<br>V <sub>00</sub> = 4.5 to 6.0 V | Vss | - | 0.30V <sub>DD</sub> | ٧ | | voltage | • | n-channel transistor OFF | Vss | _ | 0.25V <sub>DD</sub> | V | | CTART LOW level input walkers | 17 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | Vss | _ | 0.20V <sub>DD</sub> | ٧ | | START. LOW-level input voltage | V <sub>IL4</sub> | $V_{DD} = 1.8 \text{ to } 6.0 \text{ V}$ | Vss | _ | 0.15V <sub>DD</sub> | V | | OSC1, RES, PF3/INTO and INT1<br>LOW-level input voltage. See | V <sub>IL5</sub> | n-channel transistor OFF,<br>external oscillator input.<br>See figure 16. V <sub>DD</sub> =<br>4.5 to 6.0 V | V <sub>SS</sub> | _ | 0.20V <sub>DD</sub> | ٧ | | note 1. | | n-channel transistor OFF,<br>external oscillator input.<br>See figure 16. | Vss | - | 0.15V <sub>DD</sub> | ٧ | | TEST LOW-level input voltage | V | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | Vss | - | 0.30V <sub>DD</sub> | V | | 1251 LOW-lever input voitage | VILE | | Vss | - | 0.25V <sub>00</sub> | ٧ | | Ports A, B, C, D, E and F<br>HIGH-level output voltage<br>(totem-pole output) | V <sub>OH1</sub> | $I_{DM} = -50 \mu A,$<br>$V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | V <sub>DD</sub> - 1.2 | - | - | V | | Ports A, B, C, D, E and F<br>HIGH-level output voltage<br>(totem-pole output) | V <sub>OH2</sub> | lo <sub>H</sub> = -10 μA | V <sub>DD</sub> — 0.5 | - | - | ٧ | | Ports A, B, E and F HIGH-level | V <sub>OL1</sub> | I <sub>OL</sub> = 5 mA,<br>V <sub>DD</sub> = 4.5 to 6.0 V | - | - | 1.5 | ٧ | | output voltage | V <sub>OL2</sub> | I <sub>OL</sub> = 1.0 mA, I <sub>OL</sub> of other ports below 1 mA | _ | - | 0.5 | V | | Ports C and D LOW-level output | V <sub>OL3</sub> | $i_{OL} = 15 \text{ mA},$<br>$V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | - | <u>-</u> | 1.5 | ٧ | | voltage | V <sub>OL4</sub> | I <sub>OL</sub> = 2.0 mA, I <sub>OL</sub> of other ports below 1 mA | | | 0.5 | ٧ | | Port F, INTO, INT1, RES and START hysteresis voltage.<br>See note 1. | V <sub>HY</sub> s | | - | 0.1V <sub>DD</sub> | - | <b>V</b> | | Ports C, D and E, and F0 to F2<br>HIGH-level input current<br>(open-drain output) | h <sub>H</sub> , | n-channel output<br>transistor OFF (includes<br>output transistor leakage<br>current), V <sub>1</sub> = 13.5 V | - | - | 5.0 | μΑ | | Ports A and B, and F3 HIGH-level input current (open-drain output). See notes 1 and 5. | liH2 | n-channel output<br>transistor OFF (includes<br>output transistor leakage<br>current), V <sub>I</sub> = V <sub>DD</sub> | - | | 1.0 | μΑ | | RES HIGH-level input current | Іінз | VI = VDD | _ | - | 1.0 | μА | | OSC1 HIGH-level input current | l <sub>IH4</sub> | V <sub>I</sub> = V <sub>DD</sub> | - | - | 10 | μА | | Ports A, B, C, D, E and F<br>LOW-level input current<br>(open-drain output).<br>See notes 1 and 5. | 1111 | n-channel output<br>transistor OFF, V <sub>1</sub> = Vss | -1.0 | - | - | μА | | Ports A, B, C, D, E and F<br>LOW-level input current<br>(totem-pole output).<br>See notes 1 and 5. | l <sub>IL2</sub> | n-channel output<br>transistor OFF, V <sub>1</sub> = Vss | -1.0 | -0.5 | - | mΑ | | Parameter | Symbol Candition | 01/1/ | | Rating | <u>-</u> | Unit | |----------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|----------|-------| | | | Candition | min | typ | max | l our | | RES LOW-level input current | lica | V <sub>I</sub> = V <sub>SS</sub> | -60 | -25 | _ | | | OSC1 LOW-level input current | l <sub>IL4</sub> | V <sub>I</sub> = V <sub>SS</sub> | 10 | - | - | μА | | | IDDOP1 | $ f_{\text{osc}} = 4 \text{ MHz}, $ | - | 3 | 6 | mA | | | looors | $ \begin{aligned} f_{\text{OSC}} &= 4 \text{ MHz,} \\ \text{divide ratio} &= 1/2, \\ t_{\text{Cyc}} &= 1.9 \mu\text{s,} \\ V_{\text{DD}} &= 4.0 \text{ to } 6.0 \text{ V} \end{aligned} $ | 1 | 2 | 4 | . mA | | Operating current consumption.<br>See note 4. | Іррорз | $\begin{array}{ll} f_{\text{OSC}} = 4 & \text{MHz}, \\ \text{divide ratio} = 1/32, \\ t_{\text{cyc}} = 30.5 & \mu\text{s}, \\ V_{\text{DD}} = 2.7 & \text{V} \end{array}$ | - | 0.3 | 1.0 | mA | | | DOOP4 | $\begin{array}{ll} f_{\text{OSC}} = 400 \text{ kHz,} \\ \text{divide ratio} = 1/1, \\ t_{\text{Cyc}} = 10 \mu\text{s,} \\ V_{DD} = 4.0 \text{ to } 6.0 \text{ V} \end{array}$ | - | 0.5 | 2.0 | mA | | | DDOP5 | $f_{OSC} = 400$ kHz,<br>divide ratio = 1/1,<br>$t_{CyC} = 10$ $\mu$ s,<br>$V_{DD} = 2.7$ V | . 1 | 150 | 500 | μА | | | I <sub>DDST1</sub> | HALT mode,<br>4.19 MHz clock,<br>VDD = 6.0 V | _ | 0.7 | 1.5 | mA | | | I <sub>DDST2</sub> | HALT mode,<br>4.19 MHz clock,<br>V <sub>DD</sub> = 2.7 V | 1 | 150 | 500 | μА | | Standby current consumption.<br>See note 4. | I <sub>DDST3</sub> | HALT mode,<br>400 kHz clock,<br>V <sub>DD</sub> = 6.0 V | _ | 0.7 | 1.5 | mA | | | IDDST4 | HALT mode,<br>400 kHz clock,<br>V <sub>DO</sub> = 2.7 V | _ | 100 | 300 | μА | | | DOSTS | HOLD mode,<br>V <sub>DD</sub> = 1.8 V | _ | _ | 1 | μА | | | 1DOST6 | HOLD mode,<br>V <sub>DD</sub> = 6.0 V | | | 10 | μА | | Ports A, B, C, D, E and F<br>p-channel MOS output transistor<br>resistance | R <sub>tru</sub> | n-channel output<br>transistor OFF,<br>VDD = 5 V, V <sub>1</sub> = Vss | 8 | 12 | 30 | kΩ | | RES input pull-up resistance | Ru | V <sub>DD</sub> = 5 V, V, = V <sub>SS</sub> | 100 | - | 400 | kΩ | ### Notes - 1. This value applies when the AC zero-crossing detector option is not selected. - 2. Includes n-channel output transistor leakage current (transistor OFF) - 3. Current dissipation values apply to microprocessor circuitry. They do not include currents associated with I/O port transistors. - 4. These values do not include I/O port transistor currents. - 5. Includes INTO, INTI and START ## Serial interface $V_{DD}$ = 4 to 6 V, $V_{SS}$ = 0 V, $T_{a}$ = -40 to 85 deg. C | D | <b>A</b> | 0414 | Rating | | | 114 | |---------------------------------------------|-------------------|------------------------------------------------------------------------------------------------|------------------------|-----|-----|------| | Parameter | Symbol | Condition | ion min | | max | Unit | | Input clock (SCK) period | tckcy1 | | 8.0 | _ | _ | μS | | Output clock (SCK) period | tсксу2 | See figure 19. | 2.0 × t <sub>cyc</sub> | - | _ | μs | | Input clock (SCK) LOW-level pulsewidth | t <sub>CKL1</sub> | See figure 19. See note. | 0.3 | _ | _ | μ\$ | | Output clock (SCK) LOW-level<br>pulsewidth | tckL2 | See figure 19. | t <sub>cyc</sub> | | _ | μs | | Input clock (SCK) HIGH-level<br>pulsewidth | tскн1 | See figure 19. See note. | 0.3 | _ · | _ | μs | | Output clock (SCK) HIGH-level<br>pulsewidth | tскн2 | See figure 19. | t <sub>cyc</sub> | _ | - | μѕ | | SI data setup time | tick | Referenced to SCK | 0.2 | - | | μs | | SI data hold time | toki | rising edge.<br>See figure 19. | 0.2 | | _ | μ\$ | | SO propagation delay | tcko | Referenced to $\overline{SCK}$ falling edge. 1 $k\Omega$ , 50 pF external load. See figure 19. | - | - | 0.5 | μs | ### Note The pullup resistor values should be set so that $t_{\text{CKL1}}$ and $t_{\text{CKH1}}$ are greater than 0.3 $\mu s.$ # AC zero-crossing detector input $V_{DD}$ = 4.5 to 6.0 V, $V_{SS}$ = 0 V, $T_a$ = -40 to 85 deg. C | Parameter | | | | Unit | | | |-----------------------------------|----------------------------------|----------------------------------|---------------------|------------------------------------|---------------------|------------------| | | Symbol | Condition | min | typ | max | Oill | | Input frequency | fzı | | 40 | _ | 1,000 | Hz | | Input voltage | Vzı | C = 1 μF | 1.0 | _ | 2.4 | V <sub>p-p</sub> | | Detection error | VZA | 60 Hz sinewave input | | - | ±100 | m۷ | | HIGH-level input current | linz | VI = VDD | _ | _ | 40 | μА | | LOW-level input current | lıçz | V <sub>I</sub> = V <sub>SS</sub> | -40 | _ | - | μΑ | | Threshold voltage | V <sub>I</sub> × A <sub>CM</sub> | | $0.3 \times V_{DD}$ | - | $0.7 \times V_{DD}$ | ٧ | | LOW-level input threshold voltage | V <sub>1</sub> × A <sub>CL</sub> | | - | V <sub>t</sub> × A <sub>CM</sub> - | - | ٧ | ### Note Open-drain output with self-bias ON. See figures 21 and 22. ## Self-exciting oscillator $V_{DD}$ = 2.7 to 6.0 V, $V_{ss}$ = 0 V, $T_{a}$ = -40 to 85 deg. C unless noted otherwise | Parameter | D | | Rating | | | 11-5 | |--------------------------------|------------------|---------------------------------------------------|--------|------|------|------| | | Symbol | Condition | min | typ | max | Unit | | Crystal resonator frequency | foscx | See figure 14.<br>See note 1. | - | 4.19 | _ | MHz | | Crystal oscillator start delay | t <sub>MXS</sub> | See figure 15. | | - | 20 | ms | | Ceramic resonator frequency | foscor | See figure 14.<br>See note 1. | 392 | 400 | 408 | kHz | | Ceramic oscillator start delay | tmcfs | See figure 15. | _ | - | 10 | ms | | Instruction cycle time | tcyc | See note 1. | 0.92 | _ | 36 | μs | | External oscillator frequency | fxosc | See note 1. | 0.39 | - | 4.33 | MHz | | External oscillator pulsewidth | twosccн | V <sub>DD</sub> = 4.5 to 6.0 V.<br>See figure 16. | 70 | _ | _ | ns | | , | twosccL | See figure 16. | 140 | | _ | ns | | External oscillator rise time | tosca | See figure 16. | | | 30 | ns | | External oscillator fall time | toscr | | _ | _ | | ns | ## Notes - The frequency is limited by the supply voltage, operating cycle time and frequency divider ratio. Oscillator constants are listed in table 3. ## A/D converter $V_{\text{DD}}$ = 5.0 V ±10%, $V_{\text{SS}}$ = 0 V, $T_{\text{a}}$ = -40 to 85 deg. C | Parameter | Symbol | | Rating | | | Unit | |-------------------------|-----------------|---------------------------------------------------------------------------------------------|--------|-----|-----------------|------| | | | Condition | min | typ | max | Unit | | Resolution | | | _ | 8 | _ | bit | | Absolute precision | | | - | ±1 | ±2 | Isb | | Zero-scale error | Ezs | AV + = V <sub>DD</sub> ,<br>AV - = V <sub>SS</sub> | _ | _ | ±1 | lsb | | Full-scale error | E <sub>FS</sub> | - 133 | · - | _ | ±1 | Isb | | Conversion time | • | 1/1 conversion<br>speed = $26 \times t_{cyc}$<br>( $t_{cyc} = 0.92 \text{ to } 12 \mu s$ ) | 24 | _ | 312 | μs | | | †CAD | 1/2 conversion<br>speed = $51 \times t_{cyc}$<br>( $t_{cyc} = 0.92 \text{ to } 12 \mu s$ ) | 40 | _ | 612 | μs | | Input reference veltere | AV + | | AV - | - | V <sub>DD</sub> | ٧ | | Input reference voltage | AV - | 7 | Vss | _ | AV + | ٧ | | Input reference current | IRIF | AV + = V <sub>DD</sub> ,<br>AV - = V <sub>SS</sub> | 75 | 150 | 300 | μΑ | | Analog input voltage | V <sub>AI</sub> | | AV - | _ | AV + | ٧ | | Analog input current | IAI | Includes output<br>OFF-state leakage<br>current, V <sub>AI</sub> = V <sub>DD</sub> | - | _ | 1 | μА | | | | VAI = VSS | _1 | _ | | μΑ | ## Comparator $V_{DD}$ = 5.0 V ±10%, $V_{SS}$ = 0 V, $T_a$ = -40 to 85 deg. C | Dan-at | Oumbal | Sumbal Condition | | Rating | | | | | | |-------------------------|--------|---------------------------------------------------------------------------|------|--------|-----------------|------|--|--|--| | Parameter | Symbol | Condition | min | typ | max | Unit | | | | | Comparison precision | VCECON | AV + = V <sub>DD</sub> ,<br>AV - = V <sub>SS</sub> | - | ±1 | ±2 | lsb | | | | | Threshold voltage | VTHCON | | AV - | _ | AV * | V | | | | | Input voltage | Vincon | | AV - | _ | AV + | ٧ | | | | | | AV + | | AV - | _ | V <sub>DD</sub> | ٧ | | | | | Input reference voltage | AV ~ | | Vss | _ | AV + | ٧ | | | | | Comparison time | • | 1/1 comparison = 12 × t <sub>cyc</sub> (t <sub>cyc</sub> = 0.92 to 12 μs) | 11 | _ | 144 | μs | | | | | oompanson unie | tcc | 1/2 comparison = $23 \times t_{cyc}$<br>( $t_{cyc}$ = 0.92 to 12 $\mu$ s) | 21 | _ | 276 | μs | | | | ## **INSTRUCTION SET** ## **Abbreviations** | AC | A commutator | |-----|-------------------| | AC | Accumulator | | ACt | Accumulator bit t | | CF | Carry flag | | CTL | Control register | | DP | Data pointer | | E | E register | | hEn | Flag bit n | $\begin{array}{lll} bFn & Flag \ bit \ n \\ GP(DP) & Pseudo \ port \ specified \ by \ DP \\ I_0 \ to \ I_3 & Immediate \ data \end{array}$ M Memory M(DP) Memory addressed by DP MSTEN Master interrupt enable fla MSTEN Master interrupt enable flag P(DPL) I/O port specified by DPL PC Program counter STACK Stack register to, t<sub>1</sub> Immediate data which specifies the bit within the addressed nibble as follows. t<sub>1</sub> t<sub>0</sub> Bit | 0 | 0 | Do | |---|---|----------------| | 0 | 1 | D <sub>1</sub> | | 1 | 0 | D <sub>2</sub> | | 1 | 1 | D <sub>3</sub> | | Working registers | |---------------------------------------| | Zero flag | | Indicates memory or register contents | | Transfer in indicated direction | | Add | | Subtract | | AND | | OR | | XOR | | | | · | | | | | | | | nstructi | on code | | | _ | | | |----------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|----------|------|----|----|----------|---------|----------------|---------|---------|-------|--------| | Code | Description | Operation | FI | ag | D7 | D6 | 05 | D4 | D3 | D2 | D1 | DØ | Bytes | Cycles | | | | | A. | stu mua: | lar | | | | | | l | | | | | ÇLA | Clear AC. See note 1. | AC ← 0 | ZF | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | CLC | Clear CF | CF ← D | | CF | 1 | 1 | 1 | 0 | 0 | 0 | Ô | 1 | 1 | 1 | | STC | Set CF | CF ← 1 | | CF | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | CMA | Complement AC | AC ← (AC) | ZF | | 1 | 1 | 1 | 0 | - | 0 | 1 | 1 | 1 | 1 | | INC | Increment AC | AC ← (AC) + 1 | ZF | CF | 0 | 0 | 0 | ٥ | 1 | 1 | 1 | a | 1 | 1 | | DEC | Decrement AC | AC ← (AC) - 1 | ZF | CF | 0 | 0 | ٥ | ٥ | 1 | 1 | - | 1 | 1 | 1 | | RAL | Rotate AC left through CF | $AC0 \leftarrow (CF).AC_{n+1}$<br>$\leftarrow (AC_{n}). CF \leftarrow (AC_{3})$ | Z۶ | CF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | TAE | Transfer AC to E | E ← (AC) | | | 0 | ٥ | ٥ | 0 | ٥ | ٥ | † | 1 | 1 | 1 | | XAE | Exchange AC with E | (AC) ↔ (E) | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | - | Meman | | | | | | | | | | | | INM | Increment M | $M(DP) \leftarrow [M(DP)] + 1$ | ZF | CF | o | 0 | 1 | a | 1 | 1 | 1 | 0 | 1 | 1 | | DEM | Decrement M | $M(DP) \leftarrow [M(DP)] - 1$ | ZF | CF | 0 | O | 1 | a | 1 | 1 | 1 | 1 | 1 | 1 | | SMB bit | Set M data bit | M(DP,B1B0) ← 1 | | | ٥ | 0 | o | ٥ | 1 | 0 | B1 | Ва | 1 | 1 | | RMB bit | Reset M data bit | M(DP.B1B0) ← 0 | ZF | | 0 | 0 | 1 | 0 | 1 | 0 | B1 | В0_ | 1 | 1 | | | Arithmetic and compare | | | | | | | | | | | | | | | AD | Add M to AC | $AC \leftarrow (AC) + [M(DP)]$ | ŻF | CF | 0 | 1 | 1 | 0 | 0 | С | 0 | ٥ | 1 | 1 | | ADC | Add M to AC with CF | AC ← (AC) + [M(DP)]<br>+ (CF) | ZF | CF | ٥ | 0 | 1 | 0 | o | C | 0 | o . | 1 | 1 | | DAA | Decimal adjust AC in addition | AC ← (AC) + 5 | ZF | | 1 | 1 | 1 | 0 | 0 | 1_ | 1 | 0 | 1 | 1 | | DAS | Decimal adjust AC in subtraction | AC ← (AC) + 10 | ZF | | - | - | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | EXL | Exclusive OR M with AC | $AC \leftarrow (AC) \ \forall \ [M(DP)]$ | ZF | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1_ | 1 | 1 | | AND | AND M to AC | $AC \leftarrow (AC) \land [M(DP)]$ | ZF | | 1 | 1 | 1 | 0 | a | 1 | 1 | 1_ | 1 | 1 | | OR | OR M with AC | $AC \leftarrow (AC) V [M(DP)]$ | ZF | | 1 | 1 | 1 | 0 | a | 1 | 0 | 1 | 1 | 1 | | СМ | Compare AC with M.<br>See table 1. | [M(DP)] + (AC) + 1 | ΖF | CF | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | CI data | Compare AC with immediate data.<br>See table 2. | J3 2 1 0 + (AC) + 1 | ZF | CF | ٥٥ | 0 | 1 | 0 | 1<br> 3 | 1 12 | 0<br> 1 | 0 (0 | 2 | 2 | | CLI data | Compare DPL with immediate data | (DPL) ∀ 3121110 | ŻF | | 0 | 0 | 1 | 1 | 1 13 | 1 2 | 0<br> 1 | O<br>IQ | 2 | 2 | | | | | Loa | d and c | tors | | | | | | | | | | | LI data | Load AC with immediate data.<br>See note 1. | AC - 1312110 | ZF | | 1 | 1 | 0 | 0 | 13 | 12 | 11 | 10 | 1 | 1 | | s | Store AC to M | M(DP) ← (AC) | | | 0 | 0 | 0 | 0 | 0 | ٥ | 1 | 0 | 1 | 1 | | <u> </u> | Load AC from M | AC ← [M(DP)] | ZF | | 0 | 0 | 1 | a | 0 | 0 | 0 | 1_ | 1 | 1 | | XM data | Exchange AC with M, then modify DPH with immediate data. The zero flag is determined by comparing the data pointer high nibble with OM2M1M0. | (AC) [M(DP)]<br>DPH ← (DPH) ∀<br>0M2M1M0 | ZF | | 1 | a | 1 | a | a | M <sub>2</sub> | Μt | Mg | 1 | . 2 | | x | Exchange AC with M. The zero flag is determined by the contents of the data pointer high nibble. | (AC) harr [M(DP)] | ZF | | 1 | 0 | 1 | 0 | 0 | 0 | Q | G | 1 | 2 | | ХI | Exchange AC with M, then increment DPL. The zero flag is determined by the contents of the data pointer low nibble. | (AC) ↔[M(DP)]<br>DPL ← (DPL) + 1 | ZF | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | a | 1 | 2 | | хо | Exchange AC with M, then decrement DPL. The zero flag is determined by the low nibble of the data pointer. | (AC) ↔[M(DP)] DPL ← (DPL) - 1 | ZF | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | | RTOL | Read table data from program<br>ROM | AC.E ↔ROM (PCh.<br>E.AC) | | | 0 | 1 | 1 | 0 | 0 | o | 1 | 1 | 1 | 2 | ## LC65102A, LC65104A | | | | | | Instruction code | | | | | | | | Comina | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------|----------|------------------|---------|----------|---------|---------|-------------|----------|----------|------------------|---------| | Code | Description | Operation | | lag | D7 | D6 | 05 | D4 | D3 | D2 | D1 | DO | Bytes | Cycles | | | | D | ata poi | nter ma | nipulatio | Эл | | | | | | | | | | LDZ data | Load DPH with zero and DPL with immediate data, respectively. | DPH ← 0<br>DPL ← 13121110 | | | 1 | 0 | 0 | 0 | 13 | 12 | 11 | lo | 1 | 1 | | LHI data | Load DPR with immediate data | DPH ← 13121110 | | | ٥ | 1 | 0 | 0 | 13 | 12 | 11 | lo . | 1 | 1 | | IND | increment DPL | DPL ← (DPL) + 1 | ZF | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | DED | Decrement DPL | DPL ← (DPL) ~ 1 | ZF | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | TAL | Transfer AC to DPL | DPL ← (AC) | | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | TLA | Transfer DP <sub>L</sub> to AC | (AC) ← (DPL) | ZF | | 1 | 1 | 1 | 0 | 1 | 0 | ٥ | 1 | 1 | 1 | | ХАН | Exchange AC with DPH | (AC) ↔(DPH) | | | 0 | 0 | 1 | 0 | ٥ | 0 | 1 | 1 | 1 | 1 | | | | | Wor | king reg | Ister | | • | | | | | | | | | XAt<br>DAX<br>1AX<br>SAX<br>EAX | Exchange AC with working register bAt | (AC) ↔(bA0)<br>(AC) ↔(bA1)<br>(AC) ↔(bA2)<br>(AC) ↔(bA3) | | | 1 1 1 1 | 1 1 1 1 | 1 1 1 1 | 0000 | t10011 | 1001 | 0000 | 0 0 0 | 1<br>1<br>1<br>1 | 1 1 1 1 | | XHa<br>XH0<br>XH1 | Exchange DPH with working register bHa | (DPH) ↔(bH0)<br>(DPH) ↔(bH1) | | | 1 1 | 1 | 1 1 | 1 | 1 | a<br>0<br>1 | 0 | 0 | 1 | 1 | | XLa<br>XLO<br>XL1 | Exchange DPL with working register bLa | (DPL) ↔(bL0)<br>(DPL) ↔(bL1) | | | 1 | 1 | 1 | 1 | 00 | a<br>0<br>1 | 00 | 0 | 1 | 1 | | SRBA | Set register bank address | RBF ← Itio of SB | | | 1 | 1 | 1 | 1 | G | ٥ | 1 | G | 1 | 1 | | | | | Bit | manipul | ation | | | | | | | | | | | SFB flag | Set flag bit | bFn ← 1 | | | 0 | 1 | 0 | 1 | 83 | B2 | B1 | 80 | 1 | 1 | | RFB flag | Clear (Jag bi). The flags are organized in 16 × 4-bit nibbles from 0F0H to 0F9H to 3F0H to 3FFH. The zero (tag is determined by the contents of the specified nibble. | bFn ← O | ZF | | 0 | 0 | О | 1 | В3 | 82 | B1 | 80 | 1 | 1 | | | | | Jump | and sul | routine | | <b>.</b> | | · · | | | | | | | JMP addr | Jump in the current bank. The bank changes when a JMP instruction is followed by a BANK instruction. | PC ← PC11 (or PC11)<br>P10P9P8P7<br>P10P10P10P3 P2P1P0 | | | 0<br>P7 | 1<br>P6 | 1<br>P5 | 0<br>P4 | 1<br>P3 | P10<br>P2 | Pg<br>P1 | Pa<br>Pg | 2 | 2 | | JPEA | Jump in the current page modified by E and AC | PC7 to 0 ← (E.AC) | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | | CZP addr | Call subroutine in the zero page | STACK ← (PC) + 1<br>PC11 to 6.<br>PC1 to 0 ← 0<br>PC5 to 2 ← P3P2P1P0 | | | 1 | 0 | 1 | 1 | Рз | P2 | P1 | P0 | 1 | 1 | | CAL addr | Call subroutine in the zero bank | STACK ← (PC) + 2<br>PC11 to 0 ← 00<br>P10P9P8P7 P6P5P4P3<br>P2P1P0 | | | 1<br>P7 | 0<br>P6 | 1<br>P5 | 0<br>P4 | 1<br>P3 | P10<br>P2 | P9<br>P1 | Pa<br>Po | 2 | 2 | | RT | Return from subroutine | PC ← (STACK) | | | ٥ | 1 | 1 | 0 | 0 | 0 | 1 | ٥ | 1 | 1 | | RTI | Return from interrupt routine | PC ← (STACK)<br>CF ZF ← CSF.ZSF | ZF | CF | 0 | a | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | BANK | Change bank | PC11 ← (PC11)<br>GP(DP) | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | SB | Set bank | ABF ← 1110 | | | 0 | 1 | 1 | ٥ | 0 | 1 | 11 | Ig | 1 | 1 | | | | | | Bra nch | | | | | | | | | | | | BAt addr | Branch on AC bit. Immediate data to and to is appended to BA, which is followed by the program counter branch address PO to P7 | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>ACt = 1 | | | 0<br>P7 | 1<br>P6 | 1<br>P5 | 1<br>P4 | 0<br>P3 | 0<br>P2 | t1<br>P1 | to<br>Po | 2 | 2 | | BNA <sub>1</sub> addr | Branch on no AC bit. Immediate data to and to is appended to BNA, which is followed by the program counter branch address Po to Pr. | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>ACt = 0 | | | 0<br>P7 | 0<br>P6 | 1<br>P5 | 1<br>P4 | 0<br>P3 | 0<br>P2 | tı<br>Pı | to<br>Po | 2 | 2 | | | | | instruction code | | | | | | | | | D-A | A | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------|------------|------------------------|---------|---------|---------|----------|-----------|----------------|----------|-----|---| | Cade | Description | Operation Flag | | <b>3</b> 0 | D7 D6 O5 D4 D3 O2 D1 D | | | | | DO | Bytes | Cycles | | | | BMt addr | Branch on M bit. Immediate data to and to is appended to BM, which is followed by the program counter branch address Po to Pr. | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>[M(DP.t1t0)] = 1 | | | 0<br>P7 | 1<br>P6 | 1<br>P5 | 1<br>P4 | 0<br>P3 | 1<br>P2 | tı<br>Pı | to Po | . 2 | 2 | | BNMt addr | Branch on no M bit. Immediate data to and to is appended to BNM, which is followed by the program counter branch address Po to P7. | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 II<br>[M(DP.11t0)] = 0 | | | 0<br>P7 | 0<br>P6 | 1<br>P5 | 1<br>P4 | 0<br>P3 | 1<br>P2 | ts<br>P1 | to<br>Po | 2 | 2 | | BPt addr | Branch on port bit. Immediate data to and 11 is appended to BP, which is followed by the program counter branch address Po to P7. | PC7 to 0 ← P7P6P5P4 P3P2P1P0 if [P(DPL1110)] = 1 or [GP(DP,1110)] = 1 | | | 0<br>P <sub>7</sub> | 1<br>P6 | 1<br>P5 | 1<br>P4 | 1<br>P3 | 0<br>P2 | 11<br>P1 | to<br>Po | 2 | 2 | | BNPt addr | Branch on no port bit. Immediate data to and to is appended to BNP, which is followed by the program counter branch address Po to P7. | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>[P(DPLt1t0)] = 0 or<br>[GP(DP,t1t0)] = 0 | | | 0<br>P7 | 0<br>P6 | 1<br>P5 | 1<br>P4 | 1<br>P3 | 0<br>P2 | t1<br>P1 | to<br>Po | 2 | 2 | | BC addr | Branch on CF | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>CF = 1 | | | 0<br>P7 | 0<br>P6 | 1<br>P5 | 1<br>P4 | 1<br>P3 | 1<br>P2 | 1<br>P1 | 0<br>P0 | 2 | 2 | | BNC addr | Branch on no CF | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>CF = 0 | | | 0<br>P7 | 0<br>P6 | 1<br>P5 | 1<br>P4 | 1<br>P3 | 1<br>P2 | 1<br>P1 | 1<br>P0 | 2 | 2 | | BZ addr | Branch on ZF | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>ZF = 1 | | | 0<br>P7 | 1<br>P6 | 1<br>P5 | 1<br>P4 | 1<br>P3 | 1<br>P2 | P <sub>1</sub> | a<br>Po | 2 | 2 | | 8NZ addr | Branch on no ZF | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>ZF = 0 | | | 0<br>P7 | 0<br>P6 | 1<br>P5 | 1<br>P4 | 1<br>P3 | 1<br>P2 | 1<br>P; | O<br>PQ | 2 | 2 | | BF <sub>n</sub> addr | Branch on flag bit. Immediate data ng, n1, n2 and n3 is appended to BF, which is followed by the program counter branch address P0 to P7. | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>bFn = 1 | | | 1<br>P7 | 1<br>P6 | 0<br>P5 | 1<br>P4 | ng<br>23 | n2<br>P2 | ni<br>Pi | no<br>Po | 2 | 2 | | 8NF <sub>n</sub> addr | Branch on no flag bit. Immediate data ng. ng. ng. and ng is appended to BNF, which is followed by the program counter branch address Pg to Pg. | PC7 to 0 ←<br>P7P6P5P4 P3P2P1P0 if<br>bFn = 0 | | | 1<br>P7 | 0<br>P6 | 0<br>P5 | 1<br>P4 | п3<br>Р3 | 112<br>P2 | n1<br>P1 | ng<br>Po | 2 | 2 | | | | | In | put/out | put | | | | | | | | | | | IP | Snput port to AC | AC ← [P(DPL)] or<br>[GP(DP)] | ZF | | 0 | 0 | 0 | 0 | 1 | 1 | ٥ | 0 | 1 | 1 | | OP | Dulput AC to port | P(DPL) or GP(DP) ←<br>(AC) | | | 0 | 1 | 1 | 0 | ٥ | ٥ | 0 | 1 | 1 | 1 | | SPB bit | Set port bit. The contents of register E are lost. | P(DP <sub>L</sub> B <sub>1</sub> B <sub>0</sub> ) or<br>GP(DP,B <sub>1</sub> B <sub>0</sub> ) ← 1 | | | 0 | ٥ | 0 | 0 | 0 | 1 | В1 | BÇ | 1 | 2 | | AP8 bit | Reset port bit. The contents of register E are lost. | P(DPL.B1B0) or<br>GP(DP.B1B0) ← 0 | ZF | | 0 | 0 | 1 | 0 | 0 | 1 | 81 | 8g | 1 | 2 | | | | | Mi | scellane | юця | | | | | | | | | | | SCTL bit | Set control register bit.<br>See note 2. | CTL, 83828180 ← 1<br>or MSTEN ← 1 | | | 0 | 0 | 1 0 | D<br>0 | 1<br>83 | 1<br>B2 | 0<br>B1 | 0<br>80 | 2 | 2 | | RCTL bit | Reset control register bit.<br>See note 2 | CTL. B3B2B1B0 ← 0<br>or MSTEN ← 0 | ZF | | 0 1 | 0 | 1 0 | 0 | 1<br>83 | 1<br>82 | 0<br>81 | 0<br>Bo | 2 | 2 | | HALT | Halt | Hatt, Hold | | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | NOP | No operation | No operation | | | 0 | 0 | a | 0 | ۵ | 0 | 0 | 0 | 1 | 1 | ## Notes - 1. After LI and CLA instructions are executed in succession, subsequent instructions are NOPs. - 2. $B_3B_2B_1B_0 = 0000B$ to 1000B Table 1. Magnitude conditions | Magnitude condition | CF | ZF . | |---------------------|----|------| | [M(DP)] > (AC) | 0 | 0 | | [M(DP)] = (AC) | 1 | 1 | | [M(DP)] < (AC) | 1 | 0 | Table 2. Magnitude conditions | Magnitude condition | CF | <b>Z</b> 5- | |-----------------------|----|-------------| | 1312110 > (AC) | 0 | 0 | | $1_31_21_11_0 = (AC)$ | 1 | 1 | | 3 2 1 0 < (AC) | 1 | 0 | #### **USER MASK OPTIONS** The following user-specified mask options are available. #### **Oscillator Circuit** - Ceramic resonator - · Crystal resonator - External oscillator ### System Clock Divide Ratio The 1/1 or 1/32 frequency divider ratio mask options can be selected as the default ratios following a reset. The 1/1 ratio is used for the 390 kHz to 4330 kHz external clock input or the 400 kHz ceramic resonators. The 1/32 ratio is used for the 4.19 MHz crystal or the 4.0 MHz ceramic resonators. ### **Precautions** The evaluation chip has a default frequency divider ratio of 1/32 after reset, and the production chip, 1/1 after reset, unless 1/32 has been specified as a mask option. A four-step routine in the program header is used to change the frequency divider ratio. ### Port C and D Output State Select Port C and D outputs can all be cleared to 0 or set to 1 after a reset. ### Watchdog Reset Circuit A watchdog reset circuit generates interrupts which allows recovery from program runaways. The processor is programmed to reset the interrupt request flag at fixed intervals. ## AC Zero-crossing Detector or Schmitt Trigger Input The bidirectional port F bit (PF3) and interrupt request 0 (INT0) are multiplexed on PF3/INT0. This mask option allows the INT0 line to connect to either a Schmitt trigger input circuit or an AC zero-crossing detector circuit as shown in figure 1. Figure 1. AC zero-crossing detector circuit ### Open-drain or Totem-pole Output I/O port output drivers can have either open-drain or totem-pole configurations as shown in figures 2 and 3. I/O port outputs should be tied LOW if open-drain output is selected. Figure 2. Open-drain output Figure 3. Totem-pole output ### **Option Code Specification** The client specifies mask options in an EPROM together with the program code. A cross-assembler is available for the LC65102A and LC65104A that allows these options to be specified interactively. The address map shown in figure 4 should be used if the EPROM is programmed manually, resulting in the same format generated by the cross-assembler. Either 2764 or 27128 EPROMs can be used. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. Figure 4. EPROM address map ## Note The memory locations 800H to FFFH of LC65102 should be cleared to 00 during development. ## Option codes Figures 5 to 12 show how option codes are related to their corresponding functions. Figure 5. Bit allocation Figure 6. 1001H Figure 7. 1002H Figure 8. 1003H Figure 9. 1004H Figure 10. 1005H Figure 11. 1006H Figure 12. 1007H #### **DEVELOPMENT SYSTEM** The development system available for the LC65102A and LC65104A comprises the following aids. - LC65104A/LC65102A User's Manual - EVA850/800-LC651XX/2XX/3XX/4XX Development Tools Manual - Development tools ### **Development Tools** The development tools comprise an MS-DOS based cross-assembler (LC65S.EXE) for program development, an evaluation chip (LC65999), piggyback connector (LC65PG10X), and emulator (EVA-800 or EVA-850 main unit and evaluation chip board) for program evaluation as shown in figure 13. #### Notes - 1. MS-DOS is a trademark of Microsoft Corporation. - 2. Upgrades of the EVA-800 or EVA-850 emulators are indicated by an alphabetic character appended to the emulator name. Figure 13. Development system components #### **Evaluation Notes** The following guidelines should be observed when evaluating programs for the LC65102A/LC65104A using the LC65999 and the LC65PG10X. #### Selection #### **RAM** capacity The RC and RC2 pins are used to select RAM capacity. The LC65102A has a $128 \times 4$ -bit RAM, and the LC65104A, a $256 \times 4$ -bit RAM. The evaluation chip can have either. #### Stack nesting The STC pin is used to select the number of stack nesting levels. The LC65102A and LC65104A support eight levels of nesting. #### Ports C, D, E and F output configuration Ports C, D, E and F have 15 V breakdown-voltage, medium-current drive I/O circuits. The C/FLSEL pin of the evaluation tool is used to select the I/O configuration of ports C and D which can be either p-channel, high voltage or n-channel. Port F output drivers PF0 to PF2 have normal breakdown voltage I/O circuits when masked for the totem-pole configuration, and output driver PF3, in either totem-pole or open-drain configurations. #### Mask options #### Oscillator circult The resonator should be connected to OSC1 and OSC2. The oscillator type is selected by setting jumpers on the evaluation board. The simulation chip is identical to a volume-produced chip. ### Port C and D after reset The four bits of port C and D can be specified to go either all HIGH or all LOW following reset. The CHL pin is used to select the level for port C, and the DHL pin to select the level for port D. ### Watchdog reset function Specify whether to implement the watchdog reset function using the timer or not. The WDC pin is used to select or deselect the watchdog reset function. ## AC zero-crossing detector Specify whether or not to implement the AC zero-crossing detector input circuit on PF3/INTO. The ACZ/INTO pin is used to select or deselect the AC zero-crossing detector. ### Open-drain or totem-pole output Specify either totem-pole or open-drain configuration for each output. All evaluation chip ports have n-channel, open-drain outputs. Pull-up resistors of $10 \text{ k}\Omega$ should be connected to the ports on the simulation and evaluation chips. ### Pull-up resistor configuration The evaluation and simulation chips have open-drain outputs which require external pull-up resistors. When the outputs are LOW, there is continuous current drain through the pull-up resistors. No external pull-up resistors are required and only leakage currents flow in the output transistors if the totem-pole output option is selected for volume-produced chips. #### Oscillator circuit The circuit design and characteristics for evaluation chips differ from those for volume-produced chips. As a result, wiring capacitance may lead to unstable oscillation. The external components should be trimmed as necessary to obtain stable oscillation. #### Operating requirements Detailed evaluation of the frequency characteristics and current consumption should be carried out using engineering samples ES and commercial samples CS. The supply voltage should be restricted within the range of the EPROM and connected LSIs. The supply should be $5~V~\pm 5\%$ to ensure that rated voltages are not exceeded. However, this makes it impossible to evaluate circuit operation over the entire supply voltage range of volume-produced chips. The guaranteed ambient operating temperature range is 10 to 40 deg. C. The LC65102A has a 2 Kbyte ROM, allowing jumps to any address using the JMP instruction. The LC65104A has a 4 Kbyte ROM, allowing jumps to any address using either a single JMP instruction or a BANK followed by JMP instruction. External ROM up to 8 Kbytes can be used, allowing jumps to any address using either an SB followed by JMP instruction, or a single JMP instruction. Ensure that the program does not exceed 2 Kbytes for the LC65102A or 4 Kbytes for the LC65104A. #### **DESIGN NOTES** Figure 14. Oscillator circuit Table 3. Guaranteed oscillator constants | Resonator | Vendor | Part description | C <sub>01</sub> | COS | Unit | |---------------------------|----------|-------------------------------------|-----------------|------|------| | 4.194304 MHz crystal | Kinseki | HC-49/U<br>C <sub>L</sub> = 13.2 pF | 18 | 18 | pF | | 4.0 MHz ceramic resonator | B.d | GSA4.00MG | 33 | 33 | | | | Murata | CST4.00MGW. See note 3. | None | None | | | | 16 | KBR-4.0MS | 33 | 33 | pF | | | Kyocera | KBR-4.0MES. See note 3. | None | None | | | | Fujicera | POF-4.00 | 33 | 33 | | | | Murata | CSB400P | 330 | 330 | | | 400 kHz ceramic resonator | Kyocera | KBR-400B | 330 | 330 | pF | | Γ | Fujicera | POE-400 | 330 | 330 | | ### Notes - 1. Values of CO1 and CO2 (including wiring capacitance when installed) should be within ±10% of specifications. - 2. CL is the resonator's built-in capacitor value - 3. Three-pin resonator with built-in capacitor Figure 15. Oscillator start delay Figure 16. External clock input timing Figure 17. Reset circuit ### Note The reset time is 10 to 100 ms when $C_{RES} = 0.1 \, \mu\text{F}$ , assuming a power supply with zero rise time. $C_{RES}$ should be selected so that the reset time is greater than the main oscillator start delay if the power supply rise time is excessive. Figure 18. Serial output load Figure 19. Serial I/O timing Figure 20. AC zero-crossing detector Figure 21. AC zero-crossing timing Figure 22. AC zero-crossing sync delay #### PROGRAMMING NOTES The following guidelines should be observed when developing programs for the LC65102A/LC65104A. #### System Clock Functions #### System clock mode The LC65102A/LC65104A provides three software-selectable clock modes. Clock modes cannot be changed if the 1/1 frequency divider ratio after reset option is selected. - Clock 1/1 mode ( $t_{cyc} = 0.95 \mu s$ ) - Clock 1/2 mode ( $t_{eye} = 1.90 \mu s$ ) - Clock $1/32 \text{ mode } (t_{\text{eye}} = 30.6 \text{ } \mu\text{s})$ #### Notes - 1. These values apply for a main clock frequency of 4.19 MHz. - 2. A clock signal must be supplied at system startup. #### System clock switching mode The system clock source is selected by the clock mode flags (CMF), a two-bit location in the control register. The default system clock frequency divider ratio after reset is 1/32. | Clock mode flags (CMF) | Clock divide ratio | |------------------------|--------------------------------------| | 0 | Main clock × 1/32 (default on reset) | | 1 | Main clock × 1/1. See note 3. | | 2 | Main cłock × 1/2 | | 3 | Do not use | ## Notes - 1. Ensure that the clock oscillator is stable or an external clock signal is applied before changing modes. - 2. The mode change occurs at a maximum of 64 main clock cycles after writing to the clock mode flag. A delay should be allowed between a mode change operation and a HALT instruction. - 3. The system clock frequency divider ratio cannot be changed if this ratio is selected as the power-ON default. ### Standby Modes ## **HALT** mode The HALT command can be used to override the watchdog timer, which halts operation, whether the WG2 and WG3 flags are set to 1 or not. This enables release by either a HIGH on PB3/START or the interrupt release signal. ### Entry Issuing the HALT instruction when the standby control register SLPF flag is 0 invokes HALT mode. However, it is equivalent to a NOP (no operation) instruction under the following exit conditions. - Rese - The PB3/START line goes HIGH while WG2 = 1. - The interrupt release signal goes active while WG3 = 1. - The 14-bit frequency divider overflows. Normal operation commences after a maximum of 0.5 seconds if a 4.19 MHz clock is used. #### **HOLD** mode #### Entry Issuing the HALT instruction when the SLPF flag is 1 invokes HOLD mode. A single NOP instruction is issued prior to entering HOLD mode. The WG1 flag must be set to 1 before entering HOLD mode to enable release by a HIGH on PB3/START. The timebase clock source should be set to 1/128 of the oscillator clock. #### Exit HOLD mode is exit when one of the following conditions occur. - Reset - The PB3/START line goes HIGH while WG1 = 1. #### Watchdog Timer The watchdog timer is used to detect program runaway and generate a reset. The following guidelines should be observed. - Write a routine in the program that resets the TBF flag periodically before a timer overflow occurs. It should be written so that the instruction that resets the TBF flag is not issued at the same time as the timeout interrupt request signal is generated. - Select a timer divide ratio - If the timebase interrupt request flag TBF is 1 prior to invoking HALT mode, a timer overflow will initiate a watchdog reset and an exit from HALT mode. To prevent a watchdog reset when HALT mode is exit, either reset the TBF flag immediately before issuing the HALT instruction or set the TBF flag and the WG3 flag (interrupt-invoked HALT exit). #### Interrupts The following guidelines should be observed for interrupts. - Interrupts are enabled using control register bit 5. - Each of the 5 interrupt vectors is allocated its own enable flag. The desired interrupts can be enabled by setting the appropriate flags. It is not possible to access multiple bits simultaneously using the SCTL0 to 7 instructions. All flags are cleared when a reset occurs. - · Flags can be cleared by issuing a RCTL instruction for each flag. - Invoking HOLD mode disables all flags. They should be enabled after exiting HOLD mode. - The interrupt flags are configured as a pseudo port. Individual flags are selected by setting the corresponding accumulator bits to 1 and copying them to the interrupt request register. When a BANK instruction is issued after an IP instruction, the flags are cleared. When a BANK instruction is issued after an OP instruction, the selected flag is set. - · All interrupt flags except timer 1 flag are cleared to 0 after a reset. - All interrupt flags are cleared to 0 after HOLD mode is invoked. - The serial I/O flag SIOF is cleared to 0 when serial data transfer begins. - Each interrupt flag including the interrupt enable flag should be set individually following an interrupt. - A BANK instruction followed by a SPB or RPB instruction does not access the interrupt request register.