# PLL Frequency Synthesizer for Electronic Tuning in AV Systems #### Overview The LC7218, LC7218M and LC7218JM are PLL frequency synthesizers for electronic tuning. The LC7218, LC7218M and LC7218JM are optimal for AM/FM tuner circuits that require high mounting densities. #### **Features** These products feature a rich set of built-in functions for AV applications, including reference frequency and unlock detection circuits, I/O ports and a generalpurpose counter. #### **Functions** - · Programmable dividers - FMIN pin: 130 MHz at 70 mVrms and 160 MHz at 100 mVrms input (built-in prescaler) - AMIN pin: Pulse swallower and direct division techniques - Reference frequencies: Ten selectable frequencies: 1, 5, 9, 10, 3.125, 6.25, 12.5 25, 50 and 100 kHz - Output ports: 7 pins Complementary outputs: 2 pins N-channel open drain outputs: 5 pins - Input ports: 2 pins - General-purpose counter: For measuring IF and other signals (Also used for station detection when functioning as an IF counter.) - HCTR pin: Frequency measurement (for inputs up to 70 MHz) - LCTR pin: Frequency and period measurement - PLL unlock detection circuit Detects phase differences of 0.55, 1.11, 2.22 and 3.33 $\mu s.$ - Controller clock output: 400 kHz - Clock time base output: 8 Hz - Serial data I/O - Supports CCB format communication with the system controller. - Package: LC7218: DIP24S LC7218M: MFP24 LC7218JM: MFP24S - CCB is a trademark of SANYO ELECTRIC CO., LTD. - CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO. ## **Package Dimensions** unit: mm 3067-DIP24S ## **Package Dimensions** unit: mm #### 3045B-MFP24 ## unit: mm **3112-MFP24S** ## **Pin Assignments** #### **Block Diagram** Manufactured by: NIHON DEMPA KOGYO CO., LTD. ## **Pin Symbols** XIN, XOUT: Crystal oscillator (7.2 MHz) Local oscillator signal input FMIN, AMIN: CE, CL, DI, DO: Serial data I/O $\overline{\text{OUT0}}$ to $\overline{\text{OUT6}}$ : Output ports IN0, IN1: Input ports HCTR, LCTR: General-purpose counter inputs PD1, PD2: Charge pump outputs SYC: Control clock (400 kHz) ## **Specifications** ## Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0$ V | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|----------------------|--------------------------------------------------------------------------------------------|-------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | V <sub>DD</sub> | -0.3 to +7.0 | V | | Input voltage | V <sub>IN</sub> (1) | CE, CL, DI, INO, IN1 | -0.3 to +7.0 | V | | Input voltage | V <sub>IN</sub> (2) | Input pins other than V <sub>IN</sub> (1) | -0.3 to V <sub>DD</sub> + 0.3 | V | | | V <sub>OUT</sub> (1) | DO, SYC | -0.3 to +7.0 | V | | Output voltage | V <sub>OUT</sub> (2) | OUT1, OUT2 | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | V <sub>OUT</sub> (3) | OUT3 to OUT6, OUT0 | -0.3 to +15 | V | | | V <sub>OUT</sub> (4) | Output pins other than V <sub>OUT</sub> (1), V <sub>OUT</sub> (2) and V <sub>OUT</sub> (3) | -0.3 to V <sub>DD</sub> + 0.3 | V | | | | Ta ≤ 85°C :LC7218 | 350 | | | Allowable power dissipation | Pd max | :LC7218M | 300 | mW | | | | :LC7218JM | 200 | | | Operating temperature | Topr | | -40 to +85 | °C | | Storage temperature | Tstg | | -55 to +125 | °C | ## Allowable Operating Ranges at $Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V}$ | Parameter | Symbol | Conditions | min | typ | max | Unit | |-------------------------------------------------------|----------------------|---------------------------------------------------------------------|-------------------------|-----|-------------------------|------| | Supply voltage | V <sub>DD</sub> (1) | V <sub>DD</sub> | 4.5 | | 6.5 | V | | Supply voltage V <sub>DD</sub> | | V <sub>DD</sub> : Crystal oscillator guaranteed operation | 3.5 | | 6.5 | V | | Input high lovel voltage | V <sub>IH</sub> (1) | CE, CL, DI, IN0, IN1 | 2.2 | | 6.5 | V | | Input high level voltage | V <sub>IH</sub> (2) | LCTR: Pulse waveform, DC coupling*4 | 0.7 V <sub>DD</sub> (1) | | V <sub>DD</sub> (1) | V | | Input low level voltage | V <sub>IL</sub> (1) | CE, CL, DI, IN0, IN1 | 0 | | 0.7 | V | | input low level voltage | V <sub>IL</sub> (2) | LCTR*4 | 0 | | 0.3 V <sub>DD</sub> (1) | V | | Output voltage | V <sub>OUT</sub> (1) | DO, SYC | | | 6.5 | V | | Output voltage | V <sub>OUT</sub> (2) | OUT3 to OUT6, OUT0 | | | 13 | V | | | f <sub>IN</sub> (1) | XIN: Sine wave capacitor coupling, V <sub>DD</sub> (2) | 1.0 | 7.2 | 8.0 | MHz | | | f <sub>IN</sub> (2) | FMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1)*1 | 10 | | 130 (160)*5 | MHz | | Input frequency | f <sub>IN</sub> (3) | AMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1)*1 | 0.5 | | 40 | MHz | | Input frequency | f <sub>IN</sub> (4) | HCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*2 | 10 | | 60 (70)*6 | MHz | | | f <sub>IN</sub> (5) | LCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*3 | 15 | | 500 | kHz | | | f <sub>IN</sub> (6) | LCTR: Pulse wave DC coupling, V <sub>DD</sub> (1)*4 | 1.0 | | 20 × 10 <sup>3</sup> | Hz | | Crystal oscillators for which operation is guaranteed | Xtal | $X_{IN}$ - $X_{OUT}$ : $CI \le 50 \Omega$ | 3.0 | 7.2 | 8.0 | MHz | | | V <sub>IN</sub> (1) | X <sub>IN</sub> : Sine wave capacitor coupling, V <sub>DD</sub> (1) | 0.5 | | 1.5 | Vrms | | | V <sub>IN</sub> (2) | FMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1) | 0.070<br>(0.100)*5 | | 1.5 | Vrms | | Input amplitude | V <sub>IN</sub> (3) | AMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1) | 0.070 | | 1.5 | Vrms | | | V <sub>IN</sub> (4) | HCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*2 | 0.070<br>(0.100)*6 | | 1.5 | Vrms | | | V <sub>IN</sub> (5) | LCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*3 | 0.070 | | 1.5 | Vrms | Note: 1. | DV | SP | Input frequency | 1/2 divider | 1/16, 17 swallow | 12-bit main divider | Input pin | |----|----|---------------------|-------------|------------------|---------------------|-----------| | 1 | * | 10 to 130 (160) MHz | 0 | 0 | 0 | FMIN | | 0 | 1 | 2 to 40 MHz | _ | 0 | 0 | AMIN | | 0 | 0 | 0.5 to 10 MHz | _ | _ | 0 | AMIN | DV and SP are bits in the serial data. - DV and SP are bits in the seria \*: don't care 2. Frequency measurement 3. Frequency measurement 4. Period measurement 5. f<sub>IN</sub> (2): 10 to 160 MHz/V<sub>IN</sub> (2) 0.100 Vrms (minimum) 6. f<sub>IN</sub> (4): 10 to 70 MHz/V<sub>IN</sub> (4) 0.100 Vrms (minimum) ## **Electrical Characteristics for the Allowable Operating Ranges** | Parameter | Symbol | Conditions | min | typ | max | Unit | |--------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|------| | | Rf (1) | XIN | | 1.0 | | MΩ | | | Rf (2) | FMIN | | 500 | | kΩ | | Internal feedback resistance | Rf (3) | AMIN | | 500 | | kΩ | | | Rf (4) | HCTR | | 500 | | kΩ | | | Rf (5) | LCTR | | 500 | | kΩ | | Hysteresis | V <sub>H</sub> | LCTR | 0.1 V <sub>DD</sub> | | 0.6 V <sub>DD</sub> | V | | | I <sub>IH</sub> (1) | CE, CL, DI: V <sub>I</sub> = 6.5 V | | | 5.0 | μA | | | I <sub>IH</sub> (2) | IN0, IN1: $V_I = V_{DD}$ | | | 5.0 | μA | | Input high level current | I <sub>IH</sub> (3) | $XIN: V_I = V_{DD}$ | | | 20 | μA | | | I <sub>IH</sub> (4) | FMIN, AMIN: V <sub>I</sub> = V <sub>DD</sub> | | | 40 | μA | | | I <sub>IH</sub> (5) | HCTR, LCTR: V <sub>I</sub> = V <sub>DD</sub> | | | 40 | μA | | | I <sub>IL</sub> (1) | CE, CL, DI: V <sub>I</sub> = V <sub>SS</sub> | | | 5.0 | μA | | | I <sub>IL</sub> (2) | INO, IN1: V <sub>I</sub> = V <sub>SS</sub> | | | 5.0 | μA | | Input low level current | I <sub>IL</sub> (3) | XIN: V <sub>I</sub> = V <sub>SS</sub> | | | 20 | μA | | | I <sub>IL</sub> (4) | FMIN, AMIN: V <sub>I</sub> = V <sub>SS</sub> | | | 40 | μA | | | I <sub>IL</sub> (5) | HCTR, LCTR: V <sub>I</sub> = V <sub>SS</sub> | | | 40 | μA | | Output high lavel valtage | V <sub>OH</sub> (1) | OUT1, OUT2: I <sub>O</sub> = -1 mA | V <sub>DD</sub> – 1.0 | | | V | | Output high level voltage | V <sub>OH</sub> (2) | PD1, PD2: I <sub>O</sub> = -0.5 mA | V <sub>DD</sub> – 1.0 | | | V | | | V <sub>OL</sub> (1) | OUT1, OUT2: I <sub>O</sub> = 1 mA | | | 1.0 | V | | | V <sub>OL</sub> (2) | PD1, PD2: I <sub>O</sub> = 0.5 mA | | | 1.0 | V | | Output low lovel voltage | V <sub>OL</sub> (3) | OUT3 to OUT6: I <sub>O</sub> = 5 mA | | | 1.0 | V | | Output low level voltage | V <sub>OL</sub> (4) | OUTO: I <sub>O</sub> = 1 mA | | | 1.0 | V | | | V <sub>OL</sub> (5) | DO: I <sub>O</sub> = 5 mA | | | 1.0 | V | | | V <sub>OL</sub> (6) | $\overline{\text{SYC}}$ : I <sub>O</sub> = 0.5 mA (V <sub>DD</sub> = 3.5 to 6.5 V) | | | 1.0 | V | | | I <sub>OFF</sub> (1) | OUT3 to OUT6, OUT0: V <sub>O</sub> = 13 V | | | 5.0 | μA | | Output off leakage current | I <sub>OFF</sub> (2) | DO: V <sub>O</sub> = 6.5 V | | | 5.0 | μA | | | I <sub>OFF</sub> (3) | $\overline{\text{SYC}}$ : $V_{\text{O}} = 6.5 \text{ V} (V_{\text{DD}} = 3.5 \text{ to } 6.5 \text{ V})$ | | | 5.0 | μA | | Three-state high level off leakage current | I <sub>OFFH</sub> | PD1, PD2: V <sub>O</sub> = V <sub>DD</sub> | | 0.01 | 10.0 | nA | | Three-state low level off leakage current | l <sub>OFFL</sub> | PD1, PD2: V <sub>O</sub> = V <sub>SS</sub> | | 0.01 | 10.0 | nA | | Input capacitance | C <sub>IN</sub> | FMIN, HCTR | 1 | 2 | 3 | pF | | Current drain | I <sub>DD</sub> (1) | $V_{DD}$ : $f_{IN}$ (2) = 130 MHz, $V_{IN}$ (2) = 70 mVrms, with a 7.2 MHz crystal, other input pins at $V_{SS}$ , output pins open | | 20 | 30 | mA | | | I <sub>DD</sub> (2) | V <sub>DD</sub> : PLL block stopped (PLL inhibit state), crystal oscillator operating (SYC, TB), with a 7.2 MHz crystal, other input pins at V <sub>SS</sub> , output pins open | | 1.0 | | mA | Note: A capacitor of at least 2000 pF must be inserted between the power supply $V_{DD}$ and $V_{SS}$ potentials. #### **Pin Functions** | Pin No. | Symbol | I/O | Туре | Function | |----------|-------------------------------------|-------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>24 | X <sub>IN</sub><br>X <sub>OUT</sub> | Input<br>Output | Xtal OSC | Connections for a 7.2 MHz crystal oscillator | | 19 | FMIN | Input | Local oscillator signal input | FMIN is selected when DV in the serial input data is set to 1. Input frequency range: 10 to 130 MHz (70 mVrms minimum) The signal passes through an internal divide-by-two prescaler and is then supplied to the swallow counter. Although the divisor setting is in the range 256 to 65,536, the actual divisor will be twice the set value due to the presence of the internal divide-by-two prescaler. | | 18 | AMIN | Input | Local oscillator signal input | AMIN is selected when DV in the serial input data is set to 0. When SP in the serial input data is set to 1: Input frequency range: 2 to 40 MHz (70 mVrms minimum). The signal is supplied directly to the swallow counter without passing through the internal divide-by-two prescaler. The divisor setting is in the range 256 to 65,536 and the actual divisor will be the value set. When SP in the serial input data is set to 0: Input frequency range: 0.5 to 10 MHz (70 mVrms minimum). The signal is supplied directly to a 12-bit programmable divider. The divisor setting is in the range 4 to 4,096 and the actual divisor will be the value set. | | 21<br>22 | PD1<br>PD2 | Three-state | Charge pump outputs | PLL charge pump outputs. High levels are output from PD1 and PD2 when the local oscillator frequency divided by n is higher than the reference frequency, and low levels are output when that frequency is lower than the reference frequency. These pins go to the floating state when the frequencies agree. | | 6 | SYC | N-channel<br>open drain | Controller clock | SYC is a controller clock source. The LC7218 outputs a 400 kHz 66% duty signal from this pin after power is applied. | | 20 | V <sub>DD</sub> | _ | Power supply | The LC7218 power supply pin. A voltage of between 4.5 and 6.5 V must be provided when the PLL is operating. The supply voltage can be lowered to 3.5 V when only operating the crystal oscillator circuit to acquire the controller clock and the clock time base outputs. | | 23 | $V_{SS}$ | _ | Ground | The LC7218 ground pin | | 2 | CE | Input* | Chip enable | This pin must be set high when inputting serial data (via DI) or when outputting serial data (via DO). | | 4 | CL | Input* | Clock | The clock input used for data signal synchronization during serial data input (via DI) or output (via DO). | | 3 | DI | Input* | Input data | <ul> <li>Input pin used when transferring serial data from the controller to the LC7218.</li> <li>A total of 36 bits of data must be supplied to set up the LC7218 initial state.</li> </ul> | | 5 | DO | Output<br>(N-channel<br>open drain) | Output data | Output pin used when transferring serial data to the controller from the LC7218. A total of 28 bits from an internal shift register can be output in synchronization with the CL signal. | Note: \* The high and low level input voltages for the CE, CL, DI, IN0 and IN1 pins are V<sub>IH</sub> = 2.2 to 6.5 V and V<sub>IL</sub> = 0 to 0.7 V, regardless of the power supply voltage V<sub>DD</sub>. #### Continued from preceding page. | Pin No. | Symbol | I/O | Туре | Function | |---------------------------------------|------------------------------------|----------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9<br>10<br>11<br>12<br>13<br>14<br>17 | OUT0 OUT1 OUT2 OUT3 OUT4 OUT5 OUT6 | Output* <sup>1</sup> | Output port | These pins latch bits O <sub>0</sub> to O <sub>6</sub> in the serial data transferred from the controller, invert that data and output the inverted data in parallel. The OUT0 pin can also be used to output an 8 Hz clock time base signal. (When TB is 1.) OUT1 and OUT2 are complementary outputs. OUT0, OUT3, OUT4, OUT5 and OUT6 are N-channel open drain outputs that can handle up to 13 V. | | 7<br>8 | INO<br>IN1 | Input* <sup>2</sup> | Input port | The values of the IN0 and IN1 input ports can be converted from parallel to serial and output from the DO output pin. | | 16 | HCTR | Input | General-purpose<br>counter<br>Frequency<br>measurement signal<br>input pin | <ul> <li>HCTR is selected when SC in the serial input data is set to 1.</li> <li>Input frequency range: 10 to 60 MHz (70 mVrms minimum)</li> <li>The signal is supplied to a general-purpose 20-bit binary counter after passing through a divide-by-eight circuit. Therefore, the value of the counter is 1/8 of the frequency actually input to HCTR.</li> <li>When HCTR is selected the LC7218 will function in frequency measurement mode and the measurement period can be selected to be either 60 or 120 ms. (GT = 0: 60 ms, 1: 120 ms)</li> <li>The result of the measurement (the value of the general-purpose counter) can be output MSB first from the DO output pin.</li> </ul> | | 15 | LCTR | Input | General-purpose<br>counter<br>Frequency or period<br>measurement signal<br>input pin | LCTR is selected when SC in the serial input data is set to 0. When SF in the serial input data is set to 1: — Frequency measurement mode is selected. — Input frequency range: 15 to 500 kHz (70 mVrms minimum). — The signal is supplied directly to the general-purpose counter without passing through the internal divide-by-eight circuit. — The measurement period is the same as for HCTR. When SF in the serial input data is set to 0: — Period measurement mode is selected. — Input frequency range: 1 Hz to 20 kHz (V <sub>IH</sub> = 0.7 V <sub>DD</sub> minimum, V <sub>IL</sub> = 0.3·V <sub>DD</sub> maximum) — The measurement can be selected to be for one or two cycles. If two cycle measurement is selected the input frequency range becomes 2 Hz to 20 kHz. (GT = 0: one cycle, 1: two cycles) Measurement results are output in the same manner as HCTR measurement results. | Note: \*1. Since the output port states are undefined when power is first applied, transfer the control data quickly. \*2. The high and low level input voltages for the CE, CL, DI, IN0 and IN1 pins are V<sub>IH</sub> = 2.2 to 6.5 V and V<sub>IL</sub> = 0 to 0.7 V, regardless of the power supply voltage V<sub>DD</sub>. ## **Control Data Format (serial input data)** The LC7218 control data consists of 36 bits. All 36 bits must be input after power is applied to set up the LC7218 initial state. This is because the last two bits, while being unrelated to user functions, are data that switches the LSI test modes. Once the LC7218 has been initialized, the contents of the first 24 bits ( $D_0$ to CTEN) can be changed without changing the contents of the last 12 bits (R0 to T1) by inputting data to DI in serial data input mode. | No. | Control block/data | Description | | | | | | Related data | | | |-----|-----------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--| | | | D <sub>0</sub> to D | This data sets up the programmable divider. $D_0 \text{ to } D_{15} \text{ is a binary value with } D_{15} \text{ as the MSB.}$ The position of the LSB is changed by DV and SP as listed in the table below. | | | | | | | | | | Programmable divider | DV | SP | LSB | | Divisor setting | Actual divisor | ] | | | | (1) | data | 1 | * | D0 | _ | to 65536 | Twice the set value | _ | DV | | | | D <sub>0</sub> to D <sub>15</sub> | 0 | 1 | D0 | 256 | to 65536 | The set value | - | SP | | | | | 0 | 0 | D4 | 4 to | 4096 | The set value | | | | | | | * don't<br>When [ | | e LSB, b | oits D <sub>0</sub> | to D <sub>3</sub> are ignore | d. | | | | | (2) | Output port data $O_0$ to $O_6$ | outo p is 1, ou • These of signals. • When t time ba | oin outp<br>JT0 will<br>can be<br>he TB tase sign<br>he outp | out. How<br>output a<br>used for<br>oit is set<br>al. | ever, r<br>a low lo<br>a wide<br>to 1, th | note that when C<br>evel. $O_1$ to $O_6$ for<br>e range of purpo<br>the $O_0$ data is igr | nction in the same manuses, including, for example ored and the OUT0 pin | a high level, and when O <sub>0</sub> ner.<br>ple, band switching | ТВ | | | (3) | General-purpose counter initial data CTEN | binary of<br>down to<br>the cou<br>the gen<br>• Since the | counter<br>o groun<br>inter op<br>ieral-pu<br>he gene | the gend. Where erates a corrected to the th | neral-p<br>CTEN<br>ccordi<br>cunter | ourpose counter) N is set to 1, the ng to the SC bit will count either | is reset and the HCTR a<br>general-purpose counte<br>(the general-purpose se<br>the HCTR or LCTR inpur<br>setting CTEN to 0, the | When CTEN is 0, the 20-bit and LCTR pins are pulled reset state is cleared and lection data). In this state, at signal. result of a count operation | SC<br>SF<br>GT | | | (4) | Reference frequency data R <sub>0</sub> to R <sub>3</sub> | | mode R <sub>1</sub> 0 0 0 1 1 1 1 0 0 0 1 1 1 1 1 The p | R <sub>2</sub> 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 1 0 0 0 0 1 1 1 0 0 0 0 1 1 1 0 0 0 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R <sub>3</sub> 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 | PLL inhibit sta | e frequency (kHz) 100 50 25 25 12.5 6.25 3.125 10 9 5 1 | I and AMIN pins are pulled | | | Continued on next page. Continued from preceding page. | No. | Control block/data | Description | | | | | | Related data | |------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------| | | Divider selection data | | | | | or input pin. (FMIN or AMIN)<br>ency range when AMIN is selected. | | | | (5) | DV DIVIGEI SEIECTION GATA | [ | DV | SP | Input pin | Input frequency range (MHz) | | | | | Sensitivity selection | | 1 | * | FMIN | 10 to 130 | | | | (6) | data<br>SP | | 0 | 1 | AMIN | 2 to 40 | | | | | SF | | 0 | 0 | AMIN | 0.5 to 10 | | | | | | * | * don't | care | | | | | | (7) | General-purpose<br>counter input pin<br>selection data<br>SC | • 5 | SF sele | cts the | measuremer | CTR or LCTR) for the general-purpose count type (frequency or period) when LCTR is is ignored and the LC7218 operates in from | s selected. | OTEN | | | General-purpose | | DV | SP | Input pin | Measurement type | | CTEN<br>GT | | (0) | counter | | 1 | * | HCTR | Frequency measurement (sine wave) | | <b>.</b> | | (8) | frequency/period mode switching data | | 0 | 1 | LCTR | Frequency measurement (sine wave) | | | | | SF | | 0 | 0 | LCTR | Period measurement (pulse waveform) | | | | | | * | * don't | care | | | | | | (9) | General-purpose<br>counter count time<br>selection data<br>GT | i | n perio<br>GT = 0: | d meas<br>: 60 ms<br>: 120 m | surement mod<br>one period<br>s/two periods | | nd the number of periods | CTEN<br>SC<br>SF | | (10) | Time base output control data | When TB is set to 1 an 8 Hz 40% duty clock time base signal is output from OUT0. O <sub>0</sub> bit is ignored in this mode. | | | | | O <sub>0</sub> | | | (11) | LSI test mode control data T <sub>0</sub> , T <sub>1</sub> | T <sub>0</sub> and T <sub>1</sub> switch the LSI between test and normal operating modes. The test modes and have no user related functions. Both T <sub>0</sub> and T <sub>1</sub> must always be set to 0. Be sure to set both T <sub>0</sub> and T <sub>1</sub> to 0 after power is applied. | | | | | | | ## **DO Output Format (serial data output)** The LC7218 includes a 28-bit internal shift register that can be used to output the following data from DO: the IN0 and IN1 input port states, the general-purpose counter (20-bit binary counter) and the unlock detection circuit state. The contents of the shift register is latched at the point that serial data output mode is selected. | No. | Data | Description | | | | |-----|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | (1) | Input port data<br>I <sub>0</sub> and I <sub>1</sub> | • The values of the IN0 and IN1 input ports are latched into I $_0$ and I $_1$ . I $_0 \leftarrow$ IN $_0$ , I $_1 \leftarrow$ IN $_1$ | | | | | (2) | General-purpose<br>counter binary data<br>C <sub>19</sub> to C <sub>0</sub> | The $C_{19}$ to $C_0$ data is latched from value of the general-purpose 20-bit binary counter. $C_{19} \leftarrow$ 20-bit binary counter MSB $C_0 \rightarrow$ 20-bit binary counter LSB | | | | | (3) | PLL unlock state data<br>UL3 to UL0 | • The UL3 to UL0 data is latched from the unlock detection circuit. UL0: 1.11 UL1: 2.22 UL2: 3.33 UL3: 0.55 These bits are set to 1 if a phase difference in excess of these times (in µs) was detected. (for a 7.2 MHz crystal) | | | | #### Serial Data I/O Methods The LC7218 supports a total of three I/O modes: two control data input (serial data input) modes and one DO output (serial data output) mode. Data I/O is performed after the mode has been determined. The mode is selected by four data items ( $A_0$ to $A_3$ ) synchronized with a clock (the CL pin) applied before the CE pin is set high. The mode is determined when the CE pin goes high. | Mode | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Item | Function | |------|----------------|----------------|----------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0 | 0 | 0 | 1 | Serial data input (all bits) | This mode is used to input all 36 bits of the control data (serial input data). This mode is used for initialization following power on and to change data that cannot be changed in mode 2. All 36 bits of the control data is input from the LC7218 DI pin. | | 2 | 0 | 0 | 1 | 0 | Serial data input<br>(partial input) | <ul> <li>This mode is used to input a subset (24 bits) of the control data (serial input data).</li> <li>This mode is used to change three data items: the programmable divider data (D<sub>0</sub> to D<sub>15</sub>), the output port data (O<sub>0</sub> to O<sub>6</sub>) and the general-purpose counter start data (CTEN), for a total of 24 bits. The other 12 bits of control data are not changed by a mode 2 operation. (Use mode 1 when the other 12 bits must be changed.)</li> </ul> | | 3 | 0 | 0 | 1 | 1 | Serial data output | The DO output mode (serial data output) is used to output three data items from<br>the DO pin: the input port data, the general-purpose counter binary data and the<br>PLL unlock state data. | | | 0 to 0 | 1 to 0 | 0 to 0 | 0 to 0 | Invalid setting | This mode is invalid and does not support any data input or output operations. | | CE | | | | CL | A <sub>0</sub> X A <sub>1</sub> X A <sub>2</sub> X A | Mode determined | 1. In the serial data input modes (modes 1 and 2), $t_1 \ge 1.5 \ \mu s$ , $t_2 \ge 0 \ \mu s$ , $t_3 \ge 1.5 \ \mu s$ , and $t_4 < 1.5 \ \mu s$ . - Mode 1: A total of 40 bits, the four mode selection bits and the 36 control data bits (from D<sub>0</sub> to T<sub>1</sub>), are input from the DI pin in synchronization with the clock (CL) signal. - Mode 2: A total of 28 bits, the four mode selection bits and 24 control data bits (from D<sub>0</sub> to CTEN), are input from the DI pin in synchronization with the clock (CL) signal. 2. In serial data output mode (mode 3), $t_1 \ge 1.5 \mu s$ , $t_2 \ge 0 \mu s$ , $t_3 \ge 1.5 \mu s$ , and $t_5 < 1.5 \mu s$ . (However, note that since the DO pin is an n-channel open drain output, the transition time depends on the value of the pull-up resistor.) • Mode 3: Serial output mode (mode 3) is selected by the four bits of mode selection data. When the CE pin goes high, Io is output from the DO pin. After that, the internal shift register is shifted and the next bit is output from the DO pin on each falling edge of the CL signal. (Thus 27 clock cycles are required to output all data through the ULO bit after CE goes high.) When this mode is selected, at the point the CE pin falls to the low level, the DO pin will be forcibly set to the high level. The DO pin will go low if the INO pin input changes state or if a general-purpose counter measurement completes. (General-purpose counter completion takes precedence over changes in the INO pin signal.) #### Structure of the Programmable Divider | | DV | SP | Input pin | Divisor setting | Actual divisor | Input frequency range (MHz) | |-----|----|----|-----------|-----------------|---------------------|-----------------------------| | (A) | 1 | * | FMIN | 256 to 65536 | Twice the set value | 10 to 130 | | (B) | 0 | 1 | AMIN | 256 to 65536 | The set value | 2 to 40 | | (C) | 0 | 0 | AMIN | 4 to 4096 | The set value | 0.5 to 10 | Note: 1. The actual divisor will be twice the set value when FMIN (A) is used. For example, if the divisor setting is 1000 the actual divisor will be 2000 and if the divisor setting is 1001 the actual divisor will be 2002. In other words, the channel skip will be twice the reference frequency. 2. To set the channel skips of 1, 5 and 9 kHz using FMIN (A), the crystal oscillator should be changed to 3.6 MHz. However, the times listed in the table that follows change since they are referenced to the crystal oscillator frequency. Note that care must be taken to prevent overtone oscillation when a 3.6 MHz crystal oscillator is used. | Item | | Xtal | | | | |------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|--| | item | 7.2 MHz | 3.6 MHz | | | | | Time base clock | 8 Hz | 4 Hz | | | | | System clock | 400 kHz | 200 kHz | | | | | Frequency measurement period | 120/60 ms | 240/120 ms | | | | | Frequency measurement check signal | 900 kHz | 450 kHz | | | | | Reference frequencies | 100, 50, 25, 10, 9, 5, 1 kHz | 50, 25, 12, 5, 5, 4.5, 2.5, 0.5 kHz | | | | | Serial data I/O (CL) | t <sub>1</sub> ≥ 1.5 µs, t <sub>3</sub> ≥ 1.5 µs | $t_1 \ge 3.0 \text{ µs}, t_3 \ge 3.0 \text{ µs}$ | | | | #### Structure of the General-Purpose Counter | | SC | SF | Input pin | Measurement item | Measurement frequency range | GT (1/0) | |----------------|----|----|-----------|-----------------------|-----------------------------|------------------------| | S <sub>1</sub> | 1 | * | HCTR | Frequency measurement | 10 to 60 MHz (sine wave) | 120 m/60 ms | | S <sub>2</sub> | 0 | 1 | LCTR | Frequency measurement | 15 to 500 kHz (sine wave) | 120 m/60 ms | | S <sub>3</sub> | 0 | 0 | LCTR | Period measurement | 1 Hz to 20 kHz (pulse wave) | Two periods/one period | The LC7218 general-purpose counter is a 20-bit binary counter. The value of the counter can be read out, msb first, from the DO pin. When the general-purpose counter is used for frequency measurement, GT selects the measurement period to be one of two periods, 60 or 120 ms. The frequency of the signal input to the HCTR or LCTR pin can be measured by determining the number of pulses input to the general-purpose counter during the measurement period. When the general-purpose counter is used for period measurement, the period of the signal input to the LCTR pin can be measured by determining the number of check signal (900 kHz) cycles input to the general-purpose counter during one or two periods of the signal input to the LCTR pin. The general-purpose counter is started by setting CTEN to 1 in the serial data. While the serial data is acquired internally in the LC7218 at the point the CE signal goes from high to low, the input to the HCTR or LCTR pin must be provided within 10 ms after CE goes low. Next, the value of the general-purpose counter after the measurement completes must be read out while CTEN is still 1. (The general-purpose counter is reset when CTEN is set to 0.) Another point that requires care here is that before starting the general-purpose counter, it must be reset by setting CTEN to 0. Note that although signals input to the LCTR pin are transmitted directly to the general-purpose counter, signals input to the HCTR pin are divided by eight internally before being transmitted to the general-purpose counter. Therefore the value of the general-purpose counter will be 1/8 of the actual frequency input to the HCTR pin. When counting intermediate frequency signals, always have the controller first check for the presence of the IF-IC SD (station detect) signal and then only turn on the IF counter buffer output if the SD signal was present. Auto-search techniques that only use an IF count are subject to stopping at frequencies where there is no station due to leakage output from the IF counter buffer. Note that although the DO pin is forced to the high level when the general-purpose counter is started (when CTEN is set to 1), the DO pin automatically goes low when the measurement completes (after either 60 or 120 ms has elapsed or when a signal has been applied for one or two periods). Therefore the DO pin can be used to check for measurement completion. 1. When the general-purpose is not used (when CTEN is 0) the DO pin can be used to check for changes in external signals. - When mode 3 is specified and data is output through DO, DO will automatically go high after data output has completed, i.e., when CE goes low. - After that, DO goes low automatically when the IN0 signal changes state. (That is, DO can be used to check for changes in an external signal input to IN0.) 2. When the general-purpose counter is used the DO pin can be used to check for completion of the general-purpose counter measurement. - When CTEN is set to 1, DO going low due to changes in IN0 is disabled and DO is set high automatically. - DO is automatically set low when the general-purpose counter measurement completes. (That is, DO can be used to check for measurement completion.) #### **PLL Unlock Data Read Out Procedure** The internal data UL(n) is set on the rising edge of $\emptyset ERROR \ \bot \$ and reset on the rising edge of $CE \ \bot \$ . The $\emptyset ERROR$ data UL(n) from before the previous $CE \ \bot \$ rising edge can be read out in mode 3 (data output). In the example above, the data from the period between $t_0$ and $t_1$ is read out. ``` UL (n) 3210 øERROR < 0.55 \mus \rightarrow 0000 0.55 \, \mu s \le \emptyset ERROR < 1.11 \, \mu s \rightarrow 1000 1.11 µs ≤ ØERROR < 2.22 µs - 1001 2.22 \,\mu s \le \, \phi ERROR < 3.33 \,\mu s \rightarrow 1011 3.33 µs ≤ øERROR 1111 UL0: 1.11 µs UL1: 2.22 µs Each bit is set to 1 according to øERROR as described above. UL2: 3.33 µs UL3: 0.55 µs øERROR: the phase difference (for a 7.2 MHz crystal) ``` #### **Sample Application System** TV/FM/AM (When IF count is performed) - Note: 1. The coupling capacitors used on the FMIN, AMIN, HCTR, and LCTR pins should be between 50 and 100 pF. However, a 1000 pF capacitor should be used for LCTR if frequencies under 100 kHz are to be used. - 2. Coupling capacitors should be located as close to their pin as possible. - 3. When counting intermediate frequency signals, always have the controller first check for the presence of the IF-IC SD signal and then only turn on the IF counter buffer output if the SD signal was present. - 1. TV, 50 kHz steps When the UHF RF = 637.75 MHz (IF = +10.7 MHz) TV VCO = 648.45 MHz PLL fref = 3.125 kHz DV = 1, SP = \* (FMIN selected) Programmable divider divisor Set N = 12969 (decimal). 2. FM, 100 kHz steps When the FM RF = 90 MHz (IF = +10.7 MHz) FM VCO = 100.7 MHz PLL fref = 50 kHz DV = 1, SP = \* (FMIN selected) Programmable divider divisor Set N = 1007 (decimal). 3. AM, 10 kHz steps When the AM RF = 1000 kHz (IF = +450 kHz) AM VCO = 1450 kHz PLL fref = 10 kHz DV = 0, SP = 0 (AMIN, low speed measurement selected) Programmable divider divisor Set N = 145 (decimal). \*: Do not care - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provide information as of June, 1996. Specifications and information herein are subject to change without notice.