# LC898212XC

# CMOS LSI AF Controller



#### **Overview**

This LSI is AF control LSI. It consists of 1 system of feed back circuit for AF control.

#### Features

- Built-in equalizer circuit using digital operation
  - AF control equalize circuit
  - Any coefficient can be specified by  $I^2 C \ I/F$
- I<sup>2</sup>C Interface
- Built-in A/D converter
  - Maximum 10-bit
  - Input 2 channel
- Built-in D/A converter
  - 8-bit
  - Output 2-channel (Hall offset, Constant current Bias)
- Built-in OP Amp
  - 1 channel
  - Hall Amp
- Built-in OSC
  - 48MHz (Frequency adjustment function)
- Built-in PWM pulse generator circuit
  PWM circuit for AF control
- 1-chip motor driver
  - Saturation drive H bridge 1 channel
- Package
  - WL-CSP 12-pin
  - Lead-free, halogen-free
- Supply voltage
  - Logic unit : Internal core typ 1.2V, AVDD (2.6V to 3.6V)
  - Driver unit : VM (2.6V to 3.6V)



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 4 of this data sheet.



WLP12K(1.77X1.37)

## **Pin Description**

|                         | ТҮРЕ                      |                            |                           |                              |             |  |  |  |
|-------------------------|---------------------------|----------------------------|---------------------------|------------------------------|-------------|--|--|--|
| I                       | INPUT                     | Р                          | Power supply,<br>GND      | NC                           | NOT CONNECT |  |  |  |
| 0                       | OUTPUT                    |                            |                           |                              |             |  |  |  |
| В                       | BIDIRECTION               |                            |                           |                              |             |  |  |  |
| ■ I <sup>2</sup> C i    | nterface<br>I2CCK         | I <sup>2</sup> C Clock pin |                           |                              |             |  |  |  |
|                         | I2CDT                     | В                          | I <sup>2</sup> C Data pin |                              |             |  |  |  |
| ■D/A interface<br>BIASO |                           | 0                          | D/A output (Ha            | D/A output (Hall bias input) |             |  |  |  |
| ■Op-Amp interface       |                           |                            |                           |                              |             |  |  |  |
| OPINP                   |                           | Ι                          | Op-Amp input              |                              |             |  |  |  |
|                         | OPINM                     | Ι                          | Op-Amp input              | Op-Amp input                 |             |  |  |  |
| ■Drive                  | ■Driver interface<br>OUT1 |                            | -                         | Actuator output pin          |             |  |  |  |
|                         | OUT2                      | 0                          | Actuator outpu            | Actuator output pin          |             |  |  |  |
| ■Powe                   | er supply pin             |                            |                           |                              |             |  |  |  |
|                         | VDD                       | Р                          |                           | Digital power supply         |             |  |  |  |
|                         | VSS                       | Р                          | Digital GND               |                              |             |  |  |  |
| VDDO P LDO power supp   |                           |                            |                           | ut                           |             |  |  |  |
|                         | VM                        | P                          | Motor power supply        |                              |             |  |  |  |
|                         | PGND                      | Р                          | Power GND                 |                              |             |  |  |  |

PIN TYPE "O" – Ensure that it is set to OPEN.

PIN TYPE "I" – OPEN is inhibited. Ensure that it is connected to the V<sub>DD</sub> or V<sub>SS</sub> even when it is unused.

(Please contact our company for more information about selection of  $V_{\mbox{DD}}$  or  $V_{\mbox{SS}}.)$ 

PIN TYPE "B" - If you are unsure about processing method on the pin description of pin layout table, please contact us.

Note that incorrect processing of unused pins may result in defects. If you have any question, please feel free to contact us.

# **Pin Layout**

| Circuit Name | Number of Pins | Circuit Name | Number of Pins |
|--------------|----------------|--------------|----------------|
| Analog       | 4              | Driver       | 4              |
| Logic        | 4              |              |                |

Backside pin layout diagram (Top View from the mold side)



## **Block Diagram**



#### Package Dimensions

WLP12K(1.77X1.37)

unit : mm



# **ORDERING INFORMATION**

| Device        | Package                                       | Shipping (Qty / Packing) |
|---------------|-----------------------------------------------|--------------------------|
| LC898212XC-MH | WLP12K(1.77X1.37)<br>(Pb-Free / Halogen Free) | 5000 / Tape & Reel       |

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indeminify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa