# **LF351**

LF351 Wide Bandwidth JFET Input Operational Amplifier



Literature Number: SNOSBH2

\_F351 Wide Bandwidth JFET Input Operational Amplifie



## **LF351**

# Wide Bandwidth JFET Input Operational Amplifier

#### **General Description**

The LF351 is a low cost high speed JFET input operational amplifier with an internally trimmed input offset voltage (BI-FET II™ technology). The device requires a low supply current and yet maintains a large gain bandwidth product and a fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF351 is pin compatible with the standard LM741 and uses the same offset voltage adjustment circuitry. This feature allows designers to immediately upgrade the overall performance of existing LM741 designs.

The LF351 may be used in applications such as high speed integrators, fast D/A converters, sample-and-hold circuits and many other circuits requiring low input offset voltage, low input bias current, high input impedance, high slew rate and wide bandwidth. The device has low noise and offset voltage drift, but for applications where these requirements

are critical, the LF356 is recommended. If maximum supply current is important, however, the LF351 is the better choice.

#### **Features**

■ Internally trimmed offset voltage: 10 mV

■ Low input bias current: 50 pA

Low input noise voltage: 25 nV/√Hz
 Low input noise current: 0.01 pA/√Hz

■ Wide gain bandwidth: 4 MHz

■ High slew rate: 13 V/µs■ Low supply current: 1.8 mA

■ High input impedance:  $10^{12}\Omega$ 

 $\blacksquare$  Low total harmonic distortion A<sub>V</sub>=10,: <0.02% R<sub>L</sub>=10k, V<sub>O</sub>=20 Vp-p, BW=20 Hz-20 kHz

■ Low 1/f noise corner: 50 Hz

■ Fast settling time to 0.01%: 2 µs

#### **Typical Connection**



### **Simplified Schematic**



BI-FET  $\Pi^{\text{\tiny{TM}}}$  is a trademark of National Semiconductor Corporation

© 1998 National Semiconductor Corporation

www.national.com

1



#### **Dual-In-Line Package**



Order Number LF351M or LF351N See NS Package Number M08A or N08E

www.national.com

n.

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage                  | ±18V            |
|---------------------------------|-----------------|
| Power Dissipation (Notes 2, 7)  | 670 mW          |
| Operating Temperature Range     | 0°C to +70°C    |
| $T_{j(MAX)}$                    | 115°C           |
| Differential Input Voltage      | ±30V            |
| Input Voltage Range (Note 3)    | ±15V            |
| Output Short Circuit Duration   | Continuous      |
| Storage Temperature Range       | -65°C to +150°C |
| Lead Temp. (Soldering, 10 sec.) |                 |

Metal Can 300°C DIP 260°C

| $	heta_{jA}$          |         |
|-----------------------|---------|
| N Package             | 120°C/W |
| M Package             | TBD     |
| Soldering Information |         |
| Dual-In-Line Package  |         |
| Soldering (10 sec.)   | 260°C   |
| Small Outline Package |         |
| Vapor Phase (60 sec.) | 215°C   |
| Infrared (15 sec.)    | 220°C   |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface

ESD rating to be determined

#### DC Electrical Characteristics (Note 4)

| Symbol                   | Parameter                          | Conditions                                           | LF351 |                  |     | Units |
|--------------------------|------------------------------------|------------------------------------------------------|-------|------------------|-----|-------|
|                          |                                    |                                                      | Min   | Тур              | Max |       |
| Vos                      | Input Offset Voltage               | $R_S = 10 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$ |       | 5                | 10  | mV    |
|                          |                                    | Over Temperature                                     |       |                  | 13  | mV    |
| $\Delta V_{OS}/\Delta T$ | Average TC of Input Offset Voltage | R <sub>S</sub> =10 kΩ                                |       | 10               |     | μV/°C |
| I <sub>os</sub>          | Input Offset Current               | T <sub>j</sub> = 25°C, (Notes 4, 5)                  |       | 25               | 100 | pА    |
|                          |                                    | T <sub>j</sub> ≤ 70°C                                |       |                  | 4   | nA    |
| I <sub>B</sub>           | Input Bias Current                 | T <sub>j</sub> = 25°C, (Notes 4, 5)                  |       | 50               | 200 | pА    |
|                          |                                    | T <sub>j</sub> ≤ ±70°C                               |       |                  | 8   | nA    |
| R <sub>IN</sub>          | Input Resistance                   | T <sub>j</sub> =25°C                                 |       | 10 <sup>12</sup> |     | Ω     |
| A <sub>VOL</sub>         | Large Signal Voltage Gain          | V <sub>S</sub> =±15V, T <sub>A</sub> =25°C           | 25    | 100              |     | V/mV  |
|                          |                                    | $V_O=\pm 10V$ , $R_L=2 k\Omega$                      |       |                  |     |       |
|                          |                                    | Over Temperature                                     | 15    |                  |     | V/mV  |
| Vo                       | Output Voltage Swing               | $V_S=\pm 15V$ , $R_L=10 \text{ k}\Omega$             | ±12   | ±13.5            |     | V     |
| V <sub>CM</sub>          | Input Common-Mode Voltage          |                                                      |       | +15              |     | V     |
|                          | Range                              | V <sub>S</sub> =±15V                                 | ±11   |                  |     |       |
|                          |                                    |                                                      |       | -12              |     | V     |
| CMRR                     | Common-Mode Rejection Ratio        | R <sub>S</sub> ≤10 kΩ                                | 70    | 100              |     | dB    |
| PSRR                     | Supply Voltage Rejection Ratio     | (Note 6)                                             | 70    | 100              |     | dB    |
| Is                       | Supply Current                     |                                                      |       | 1.8              | 3.4 | mA    |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits.

Note 2: For operating at elevated temperature, the device must be derated based on the thermal resistance,  $\theta_{JA}$ .

Note 3: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.

Note 4: These specifications apply for  $V_S=\pm15V$  and  $0^{\circ}C \le T_A \le +70^{\circ}C$ .  $V_{OS}$ ,  $I_B$  and  $I_{OS}$  are measured at  $V_{CM}=0$ .

Note 5: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, T<sub>j</sub>. Due to the limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation,  $P_D$ .  $T_j = T_A + \theta_{jA}$   $P_D$  where  $\theta_{jA}$  is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.

Note 6: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice. From

Note 7: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside guaranteed limits.

| Symbol         | Parameter                      | Conditions                                 | LF351 |      |     | Units  |
|----------------|--------------------------------|--------------------------------------------|-------|------|-----|--------|
|                |                                |                                            | Min   | Тур  | Max | ]      |
| SR             | Slew Rate                      | V <sub>S</sub> =±15V, T <sub>A</sub> =25°C |       | 13   |     | V/µs   |
| GBW            | Gain Bandwidth Product         | V <sub>S</sub> =±15V, T <sub>A</sub> =25°C |       | 4    |     | MHz    |
| e <sub>n</sub> | Equivalent Input Noise Voltage | $T_A = 25^{\circ}C, R_S = 100\Omega,$      |       | 25   |     | nV/√Hz |
|                |                                | f = 1000 Hz                                |       |      |     |        |
| i <sub>n</sub> | Equivalent Input Noise Current | T <sub>j</sub> = 25°C, f=1000 Hz           |       | 0.01 |     | pA/√Hz |

# **Typical Performance Characteristics**

#### Input Bias Current



#### Input Bias Current



#### **Supply Current**



#### Positive Common-Mode Input Voltage Limit



#### Negative Common-Mode Input Voltage Limit



#### **Positive Current Limit**



#### **Negative Current Limit**



#### Voltage Swing



#### Output Voltage Swing



www.national.com

4

# **Typical Performance Characteristics** (Continued)

#### Gain Bandwidth



**Bode Plot** 



Slew Rate



**Distortion vs Frequency** 



Undistorted Output Voltage Swing



Open Loop Frequency Response



Common-Mode Rejection Ratio



Power Supply Rejection Ratio



Equivalent Input Noise Voltage



DS005648-3



#### Pulse Response (Continued)

#### Current Limit (R<sub>L</sub>=100Ω)



#### **Application Hints**

The LF351 is an op amp with an internally trimmed input offset voltage and JFET input devices (BI-FET II™). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed

Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output.

Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifier will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may oc-

The LF351 is biased by a zener reference which allows normal circuit operation on ±4V power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate.

The LF351 will drive a 2 k $\Omega$  load resistance to ±10V over the full temperature range of 0°C to +70°C. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.

## **Detailed Schematic**



# **Typical Applications**

#### Supply Current Indicator/Limiter



 $\bullet$   $\rm V_{OUT}$  switches high when  $\rm R_{S}I_{S}$  >  $\rm V_{D}$ 

#### Hi-Z<sub>IN</sub> Inverting Amplifier



Parasitic input capacitance C1  $\cong$  (3 pF for LF351 plus any additional layout capacitance) interacts with feedback elements and creates undesirable high frequency pole. To compensate, add C2 such that: R2C2  $\cong$  R1C1.

# Typical Applications (Continued)

#### Ultra-Low (or High) Duty Cycle Pulse Generator



- toutput low  $\approx$  R2C  $\ell$  n  $\frac{2V_S 7.8}{V_S 7.8}$

where  $V_S = V^+ + |V^-|$ \*low leakage capacitor

#### Long Time Integrator



\*Low leakage capacitor
• 50k pot used for less sensitive V<sub>OS</sub> adjust



11

www.national.com

11

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas

Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

National Semiconductor

Fax: 449 (0) 1 80-530 85 86
Email: curpe support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

2544466 Fax: 81-3-5620-61 2504466

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Applications |
|--------------|
|              |

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security

Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>

OMAP Mobile Processors <u>www.ti.com/omap</u>

Wireless Connectivity www.ti.com/wirelessconnectivity

TI E2E Community Home Page e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated