# MONOLITHIC SAMPLE AND HOLD CIRCUITS

### DESCRIPTION

The Signetics LF198/LF298/LF398 are monolithic sample and hold circuits which utilize high-voltage Ion Implant JFET technology to obtain ultra-high DC accuracy with fast acquisition of signal and low droop rate. Operating as a unity gain follower, DC gain accuracy is 0.002% typical and acquisition time is as low as 6µs to 0.01%. A bipolar input stage is used to achieve low offset voltage and wide bandwidth. Input offset adjust is accomplished with a single pin and does not degrade input offset drift. The wide bandwidth allows the LF198 to be included inside the feedback loop of 1MHz op amps without having stability problems. Input impedance of  $10^{10}\Omega$  allows high source impedances to be used without degrading accu-

P-channel junction FET's are combined with bipolar devices in the output amplifier to give droop rates as low as 5mV/min with a  $1\mu F$  hold capacitor. The JFET's have much lower noise than MOS devices used in previous designs and do not exhibit high temperature instabilities. The overall design guarantees no feed-through from input to output in the hold mode even for input signals equal to the supply voltages.

Logic inputs are fully differential with low input current, allowing direct connection to TTL, PMOS, and CMOS. Differential threshold is 1.4V. The LF198/LF298/LF398 will operate from ±5V to ±18V supplies. They are available in an 8-lead TO-5 package, or an 8-pin plastic DIP.

#### **FEATURES**

- Operates from  $\pm$  5V to  $\pm$  18V supplies
- Less than 10µs acquisition time
- TTL, PMOS, CMOS compatible logic input
- 0.5mV typical hold step at  $C_h = 0.01 \mu F$
- Low input offset
- 0.002% gain accuracy
- . Low output noise in hold mode
- Input characteristics do not change during hold mode
- High supply rejection ratio in sample or hold
- Wide bandwidth

#### **APPLICATIONS**

 The LF198/LF298/LF398 are ideally suited for a wide variety of sample and hold applications including data acquisition, analog-to-digital conversion, synchronous demodulation, and automatic test setup.



#### NOTES:

- 1. SOL Released in Large SO package only.
- 2. SOL and non-standard pinout.
- 3. SO and non-standard pinouts.

### **FUNCTIONAL DIAGRAM**



#### TYPICAL APPLICATIONS



# MONOLITHIC SAMPLE AND HOLD CIRCUITS

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                  | RATING                  | UNIT |  |
|------------------------------------------------------------|-------------------------|------|--|
| Supply voltage                                             | ± 18                    |      |  |
| Power dissipation (package limitation)                     | 500                     | mW   |  |
| Operating ambient temperature range                        |                         | l    |  |
| LF198                                                      | -55 to +125             | ∘c   |  |
| LF298                                                      | - 25 to +85             | °C   |  |
| LF398                                                      | 0 to +70                | •c   |  |
| Storage temperature range                                  | -65 to +150             | •c   |  |
| Input voltage                                              | Equal to supply voltage |      |  |
| Logic to logic reference differential voltage <sup>2</sup> | +7, -30                 | v    |  |
| Output short circuit duration                              | Indefinite              | )    |  |
| Hold capacitor short circuit duration                      | 10                      | sec  |  |
| Lead temperature (soldering, 10sec)                        | 300                     | °C   |  |

#### DC ELECTRICAL CHARACTERISTICS

Unless otherwise specified, the following conditions apply. Unit is in "sample" mode,  $V_S=\pm 15V$ ,  $T_j=25\,^{\circ}C$ ,  $-11.5V\leq V_{|N}\leq +11.5V$ ,  $C_h=0.01\mu F$ , and  $R_L=10k\Omega$ . Logic reference voltage = OV and logic voltage = 2.5V.

| PARAMETER 1                                      | TEST COMPLETIONS                                                      | LF198/LF298 |                  |               | LF398 |                  |              |          |
|--------------------------------------------------|-----------------------------------------------------------------------|-------------|------------------|---------------|-------|------------------|--------------|----------|
|                                                  | TEST CONDITIONS                                                       | Min         | Тур              | Max           | Min   | Тур              | Max          | UNIT     |
| Input offset voltage <sup>6</sup>                | T <sub>j</sub> = 25 °C                                                |             | 1                | 3<br>5        |       | 2                | 7<br>10      | mV<br>mV |
| Input bias current <sup>6</sup>                  | T <sub>i</sub> = 25°C<br>Full temperature range                       |             | 5                | 25<br>75      |       | 10               | 50<br>100    | nA<br>nA |
| Input impedance                                  | T <sub>j</sub> = 25°C                                                 |             | 10 <sup>10</sup> |               |       | 10 <sup>10</sup> |              | Ω        |
| Gain error                                       | T <sub>j</sub> = 25°C, R <sub>L</sub> = 10K<br>Full temperature range |             | 0.002            | 0.005<br>0.02 |       | 0.004            | 0.01<br>0.02 | %<br>%   |
| Feedthrough attenuation ratio at 1kHz            | $T_j = 25$ °C, $C_h = 0.01 \mu F$                                     | 86          | <b>9</b> 6       |               | 80    | 90               |              | dB       |
| Output impedance                                 | T <sub>j</sub> = 25°C, "HOLD" mode<br>Full temperature range          |             | 0.5              | 2 4           |       | 0.5              | 4<br>6       | Ω        |
| "HOLD" step4                                     | $T_i = 25$ °C, $C_h = 0.01 \mu F$ , $V_{OUT} = 0$                     |             | 0.5              | 2.0           |       | 1.0              | 2.5          | mV       |
| Supply current <sup>6</sup>                      | T <sub>i</sub> ≤25°C                                                  |             | 4.5              | 5.5           |       | 4.5              | 6.5          | mA       |
| Logic and logic reference input current          | T <sub>j</sub> = 25 °C                                                |             | - 2              | 10            |       | 2                | 10           | μА       |
| Leakage current into hold capacitor <sup>6</sup> | T <sub>j</sub> = 25°C <sup>5</sup> , Hold mode                        |             | 30               | 100           |       | 30               | 200          | pΑ       |
| Acquisition time to 0.1%                         | $\Delta V_{OUT} = 10V, C_h = 1000pF$<br>$C_h = 0.01\mu F$             |             | 4<br>20          |               |       | 4<br>20          |              | μS<br>μS |
| Hold capacitor charging current                  | V <sub>IN</sub> - V <sub>OUT</sub> = 2V                               |             | 5                |               |       | 5                |              | mA       |
| Supply voltage rejection ratio                   | V <sub>OUT</sub> = 0                                                  | 80          | 110              |               | 80    | 110              |              | dB       |
| Differential logic threshold                     | T <sub>i</sub> = 25°C                                                 | 0.8         | 1.4              | 2.4           | 0.8   | 1.4              | 2.4          | V        |

#### NOTES

- The maximum junction temperature of the LF398 is 160°C. When operating at elevated ambient temperature, the TO-5 and plastic DIP packages must be derated based on a thermal resistance (6)A) of 150°C/M.
- 2. Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins may be equal to the supply voltages without causing damage to test causing the control of the causing damage at least 2V below the positive supply and 3V above the negative supply.
- 3. Unless otherwise specified, the following conditions apply. Unit is in "sample" mode,  $V_S=\pm 16V$ ,  $T_J=25^{\circ}C_J-11.5V \leq V_{|N|} \leq +11.5V$ ,  $C_h=0.01\mu F$ , and  $R_L=10k$ . Logic reference voltage = 0V and logic voltage = 2.5V.
- 4. Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. tpF, for instance, will create an additional 0.5mV step with a 5V logic swing and a 0.01µF hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value.
- 5. Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power disaipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is guaranteed over full input signal range.
- 6. The parameters guaranteed over a supply voltage of  $\pm 5$  to  $\pm 18$ V.

### TYPICAL DC PERFORMANCE CHARACTERISTICS



## TYPICAL AC PERFORMANCE CHARACTERISTICS



# MONOLITHIC SAMPLE AND HOLD CIRCUITS

## TYPICAL AC PERFORMANCE CHARACTERISTICS (cont'd)

