# LF412A/LF412 Low Offset, Low Drift **Dual JFET Input Operational Amplifier** ## **General Description** These devices are low cost, high speed, JFET input operational amplifiers with very low input offset voltage and guaranteed input offset voltage drift. They require low supply current yet maintain a large gain bandwidth product and fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. LF412 dual is pin compatible with the LM1558, allowing designers to immediately upgrade the overall performance of existing designs. These amplifiers may be used in applications such as high speed integrators, fast D/A converters, sample and hold circuits and many other circuits requiring low input offset voltage and drift, low input bias current, high input impedance, high slew rate and wide bandwidth. ## **Features** | Internally trimmed offset voltage | 1 mV (max) | |-----------------------------------|----------------| | ■ Input offset voltage drift | 10 μV/°C (max) | | Low input bigs current | 50 nA | ■ Low input noise current 0.01 pA/√Hz Wide gain bandwidth 3 MHz (min) ■ High slew rate 10V/us (min) 1.8 mA/Amplifier Low supply current 1012Ω ■ High input impedance ■ Low total harmonic distortion A<sub>V</sub> = 10, ≤0.02% $R_L = 10k$ , $V_O = 20 \text{ Vp-p}$ , BW = 20 Hz-20 kHz Low 1/f noise corner 50 Hz ■ Fast settling time to 0.01% 2 μs ## **Typical Connection** # LF412 ### Ordering Information LF412XYZ - X indicates electrical grade - Y indicates temperature range - "M" for military - "C" for commercial - Z indicates package type "H" or "N" ## **Connection Diagrams** # Metal Can Package Note. Pin 4 connected to case. TOP VIEW #### Order Number LF412AMH, LF412MH, LF412ACH or LF412CH See NS Package Number H08B #### **Dual-In-Line Package** TL/H/5656-1 Order Number LF412ACJ, LF412CJ, LF412ACN or LF412CN See NS Package Number J08A or N08E # **Simplified Schematic** ## **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. (Note 9) | Supply Voltage | <b>LF412A</b><br>±22V | <b>LF412</b><br>± 18V | Power Dissipation (Note 10) | H Package<br>(Note 3) | N Package<br>670 mW | |-------------------------------------------|-----------------------|-----------------------|-----------------------------|-----------------------------|------------------------------| | Differential Input Voltage | ±38V | ±30V | T <sub>i</sub> max | 150°C | 115°C | | Input voltage Range | | | θ <sub>jA</sub> (Typical) | 152°C/W | 115°C/W | | (Note 1) | ± 19V | ± 15V | Operating Temp. Range | (Note 4) | (Note 4) | | Output Short Circuit<br>Duration (Note 2) | Continuous | Continuous | Storage Temp. Range | -65°C≤T <sub>A</sub> ≤150°C | C-65°C≤T <sub>A</sub> ≤150°C | (Soldering, 10 sec.) ESD rating to be determined. 260°C 260°C # DC Electrical Characteristics (Note 5) | Q | Parameter | Conditions | | LF412A | | | LF412 | | | | |-----------------------------------------------|------------------------------------------------------------------|---------------------------------------------|-----------------------|--------|--------|-----|-------|-------|----------------|-------| | Symbol | | | | Min | Тур | Max | Min | Тур | Max | Units | | Vos | Input Offset Voltage | R <sub>S</sub> =10 kΩ, T <sub>A</sub> =25°C | | | 0.5 | 1.0 | | 1.0 | 3.0 | mV | | ΔV <sub>OS</sub> /ΔT | Average TC of Input<br>Offset Voltage | $R_S = 10 \text{ k}\Omega \text{ (Note 6)}$ | | | 7 | 10 | | 7 | 20<br>(Note 6) | μV/°C | | los | Input Offset Current | V <sub>S</sub> = ±15V | T <sub>j</sub> =25°C | | 25 | 100 | | 25 | 100 | pΑ | | | | (Notes 5 and 7) | T <sub>j</sub> =70°C | | | 2 | | | 2 | nA | | | | | T <sub>j</sub> =125°C | | | 25 | | | 25 | nA | | I <sub>B</sub> In | Input Bias Current | V <sub>S</sub> = ±15V<br>(Notes 5 and 7) | T <sub>j</sub> =25°C | | 50 | 200 | | 50 | 200 | pА | | | | | T <sub>j</sub> =70°C | | | 4 | | | 4 | nA | | | | | T <sub>j</sub> =125°C | | | 50 | | | 50 | nA | | R <sub>IN</sub> | Input Resistance | T <sub>j</sub> =25°C | | | 1012 | | | 1012 | | Ω | | A <sub>VOL</sub> Large Signal Voltage<br>Gain | $V_S = \pm 15V, V_O = \pm 10V,$<br>$R_L = 2k, T_A = 25^{\circ}C$ | | 50 | 200 | | 25 | 200 | | V/mV | | | | | Over Temperature | | 25 | 200 | | 15 | 200 | | V/mV | | V <sub>O</sub> | Output Voltage Swing | V <sub>S</sub> = ±15V, R <sub>L</sub> =10k | | ±12 | ±13.5 | | ±12 | ±13.5 | | ٧ | | V <sub>CM</sub> | Input Common-Mode | | | ±16 | + 19.5 | | ±11 | +14.5 | | ٧ | | Voltage Range | | | | | -16.5 | | | -11.5 | | ٧ | | CMRR | Common-Mode<br>Rejection Ratio | R <sub>S</sub> ≤10k | | 80 | 100 | | 70 | 100 | | dB | | PSRR | Supply Voltage<br>Rejection Ratio | (Note 8) | | 80 | 100 | | 70 | 100 | | dB | | Is | Supply Current | V <sub>O</sub> == 0V, R <sub>L</sub> = ∞ | | | 3.6 | 5.6 | | 3.6 | 6.5 | mA | ## **AC Electrical Characteristics** (Note 5) | Symbol | Parameter | Conditions | LF412A | | | LF412 | | | Units | |--------|-----------------------------------|---------------------------------------------------------|--------|------|-----|-------|------|-----|--------| | | | | Min | Тур | Max | Min | Тур | Max | 0.1113 | | | Amplifier to Amplifier Coupling | T <sub>A</sub> =25°C, f=1 Hz-20 kHz<br>(Input Referred) | | -120 | | | -120 | | dB | | SR | Slew Rate | V <sub>S</sub> = ±15V, T <sub>A</sub> = 25°C | 10 | 15 | | 8 | 15 | | V/µs | | GBW | Gain-Bandwidth Product | V <sub>S</sub> = ±15V, T <sub>A</sub> =25°C | 3 | 4 | | 2.7 | 4 | | MHz | | en | Equivalent Input Noise<br>Voltage | $T_A = 25^{\circ}C, R_S = 100\Omega,$<br>f = 1 kHz | | 25 | | | 25 | | nV/√Hz | | in | Equivalent Input Noise<br>Current | T <sub>A</sub> =25°C, f=1 kHz | | 0.01 | | } | 0.01 | | pA/√Hz | Note 1: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage. Note 2: Any of the amplifier outputs can be shorted to ground indefintely, however, more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded. Note 3: For operating at elevated temperature, these devices must be derated based on a thermal resistance of $\theta_{iA}$ . Note 4: These devices are available in both the commercial temperature range 0°C≤T<sub>A</sub>≤70°C and the military temperature range −55°C≤T<sub>A</sub>≤125°C. The temperature range is designated by the position just before the package type in the device number. A "C" indicates the commercial temperature range and an "M" indicates the military temperature range. The military temperature range is available in "H" package only. In all cases the maximum operating temperature is limited by internal junction temperature T<sub>1</sub> max. Note 5: Unless otherwise specified, the specifications apply over the full temperature range and for $V_S = \pm 20V$ for the LF412A and for $V_S = \pm 15V$ for the LF412. $V_{OS}$ , $I_B$ , and $I_{OS}$ are measured at $V_{CM} = 0$ . Note 6: The LF412A is 100% tested to this specification. The LF412 is sample tested on a per amplifier basis to insure at least 85% of the amplifiers meet this specification. Note 7: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, $T_j$ . Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_D$ . $T_j = T_A + \theta_{jA} P_D$ where $\theta_{jA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum. Note 8: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice. $V_S = \pm 6V$ to $\pm 15V$ . Note 9: Refer to RETS412AX for LF412AMH military specifications and to RETS412X for LF412MH military specifications. Note 10: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside quaranteed limits, ## **Typical Performance Characteristics** #### **Typical Performance Characteristics (Continued)** Gain Bandwidth **Bode Plot Slew Rate** 5.5 30 26 Vs = ± 15V $V_S = \pm 15$ 24 $R_1 = 2k$ = 2k 20 5 C1 = 100 pf = 100 pF 22 UNITY GAIN BANDWIDTH (MHz) SLEW RATE (V/µs) 10 PHASE (DEGREES 20 GAIN (dB) 4 0 18 16 RISING 14 -20 3 12 = 2 k 2 5 - 150 10 - 50 - 25 25 50 75 100 125 10 100 -50 -25 25 50 75 100 n 0.1 TEMPERATURE (°C) FREQUENCY (MHz) TEMPERATURE (°C) **Undistorted Output Voltage** Open Loop Frequency **Distortion vs Frequency** Response 0.2 160 30 Vs = ±15V 140 TA = 25°C 120 0.15 PEN LOOP VOLTAGE OUTPUT VOLTAGE SWING (Vp-p) DISTORTION (%) 20 100 (dB) 20 Vp-p 0.1 во GAIN 60 $V_S = \pm 15V$ 10 RL = 2k 0.05 40 TA = 25°C Av = 1020 < 1% DIST 0 0 10 100 1k 10k 100k 10k 100k 1M 10 100 1k 10k 100k 1M 10M FREQUENCY (Hz) FREQUENCY (Hz) FREQUENCY (Hz) **Equivalent Input Noise** Common-Mode Rejection **Power Supply Rejection** Voltage Ratio Ratio 160 140 70 $V_S = \pm 15V$ $V_S = \pm 15V$ 140 RL = 2k TA = 25°C 60 120 POWER SUPPLY REJECTION Ratio (dB) + SUPPLY Ta = 25°C EQUIVALENT INPUT NOISE VOLTAGE (nV/ v/Hz) 120 CMRR = 20 LOG VCM COMMON-MODE REJECTION RATIO (dB) 100 50 100 Vο 40 80 OPEN LOOP 80 VOLTAGE 30 60 60 GAIN 20 SUPPLY 40 40 10 20 20 0 0 10 100 10k 100k 1**M** 10 100 10k 100k 10 100 10k 100k FREQUENCY (Hz) FREQUENCY (Hz) FREQUENCY (Hz) Open Loop Voltage Gain **Output Impedance Inverter Settling Time** 1M 10 Ve = + 15\ 55°C ≤ TA ≤ 125°C TA = 25°C 10 m\ OUTPUT VOLTAGE SWING FROM OV (V) OUTPUT IMPEDANCE (Ω) OPEN LOOP VOLTAGE 10 (A/A) 100k 0 10 mV 10k 0.1 - 10 10 15 20 100 10k 1006 0.1 10 SUPPLY VOLTAGE (± V) FREQUENCY (Hz) SETTLING TIME (µs) TL/H/5656-3 # Pulse Response $R_L = 2 k\Omega$ , $C_L = 10 pF$ #### **Small Signal Inverting** #### **Small Signal Non-Inverting** #### Large Signal Inverting #### **Large Signal Non-Inverting** (DIV) عبر TIME (2 #### Current Limit ( $R_1 = 100\Omega$ ) TIME (5 µs/DIV) TL/H/5656-4 # **Application Hints** The LF412 series of JFET input dual op amps are internally trimmed (BI-FET IITM) providing very low input offset voltages and guaranteed input offset voltages drift. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit Exceeding the negative common-mode limit on either input will cause a reversal of the phase to the output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output, however, if both inputs exceed the limit, the output of the amplifier may be forced to a high state. The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur. ## **Application Hints** (Continued) Each amplifier is individually biased by a zener reference which allows normal circuit operation on $\pm 6.0V$ power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate. The amplifiers will drive a 2 k $\Omega$ load resistance to $\pm 10V$ over the full temperature range. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. # **Typical Application** ## Single Supply Sample and Hold # **Detailed Schematic** TL/H/5656-9