

## LM10 Operational Amplifier and Voltage Reference

Check for Samples: LM10

## **FEATURES**

Input offset voltage: 2 mV (max)
Input offset current: 0.7 nA (max)
Input bias current: 20 nA (max)

• Reference regulation: 0.1% (max)

Offset voltage drift: 2 µV/°C
Reference drift: 0.002%/°C

#### DESCRIPTION

The LM10 series are monolithic linear ICs consisting of a precision reference, an adjustable reference buffer and an independent, high quality op amp.

The unit can operate from a total supply voltage as low as 1.1V or as high as 40V, drawing only  $270\mu A$ . A complementary output stage swings within 15 mV of the supply terminals or will deliver  $\pm 20$  mA output current with  $\pm 0.4$ V saturation. Reference output can be as low as 200 mV.

The circuit is recommended for portable equipment and is completely specified for operation from a single power cell. In contrast, high output-drive capability, both voltage and current, along with thermal overload protection, suggest it in demanding general-purpose applications.

The device is capable of operating in a floating mode, independent of fixed supplies. It can function as a remote comparator, signal conditioner, SCR controller or transmitter for analog signals, delivering the processed signal on the same line used to supply power. It is also suited for operation in a wide range of voltage- and current-regulator applications, from low voltages to several hundred volts, providing greater precision than existing ICs.

This series is available in the three standard temperature ranges, with the commercial part having relaxed limits. In addition, a low-voltage specification (suffix "L") is available in the limited temperature ranges at a cost savings.

## **Connection and Functional Diagrams**



Figure 1. TO Package (NEV)
See Package Number NEV0008A



Figure 2. SOIC Package (NPA) See Package Number NPA0014B

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







Figure 3. PDIP Package (P) See Package Number P (R-PDIP-T8)

Figure 4.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)(3)

|                                                                                       | LM10/LM10B/                      | LM10BL/        |
|---------------------------------------------------------------------------------------|----------------------------------|----------------|
|                                                                                       | LM10C                            | LM10CL         |
| Total Supply Voltage                                                                  | 45V                              | 7V             |
| Differential Input Voltage <sup>(4)</sup>                                             | ±40V                             | ±7V            |
| Power Dissipation <sup>(5)</sup>                                                      | internally limit                 | ed             |
| Output Short-circuit Duration (6)                                                     | continuous                       |                |
| Storage-Temp. Range                                                                   | −55°C to +150                    | )°C            |
| Lead Temp. (Soldering, 10 seconds)                                                    |                                  |                |
| ТО                                                                                    | 300°C                            |                |
| Lead Temp. (Soldering, 10 seconds) DIP                                                | 260°C                            |                |
| Vapor Phase (60 seconds)                                                              | 215°C                            |                |
| Infrared (15 seconds)                                                                 | 220°C                            |                |
| See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for oth | ner methods of soldering surface | mount devices. |
| ESD rating is to be determined.                                                       |                                  |                |
| Maximum Junction Temperature                                                          |                                  |                |
| LM10                                                                                  |                                  | 150°C          |
| LM10B                                                                                 |                                  | 100°C          |
| LM10C                                                                                 |                                  | 85°C           |

- (1) Refer to RETS10X for LM10H military specifications.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (4) The Input voltage can exceed the supply voltages provided that the voltage from the input to any other terminal does not exceed the maximum differential input voltage and excess dissipation is accounted for when V<sub>IN</sub><V<sup>-</sup>.
- (5) The maximum, operating-junction temperature is 150°C for the LM10, 100°C for the LM10B(L) and 85°C for the LM10C(L). At elevated temperatures, devices must be derated based on package thermal resistance.
- (6) Internal thermal limiting prevents excessive heating that could result in sudden failure, but the IC can be subjected to accelerated stress with a shorted output and worst-case conditions.



## **Operating Ratings**

| Package Thermal Resistance |         |
|----------------------------|---------|
| $\theta_{JA}$              |         |
| NEV Package                | 150°C/W |
| P Package                  | 87°C/W  |
| NPA Package                | 90°C/W  |
| $\theta_{JC}$              |         |
| NEV Package                | 45°C/W  |

#### **Electrical Characteristics**

T<sub>J</sub>=25°C, T<sub>MIN</sub>≤T<sub>J</sub>≤T<sub>MAX</sub> (Boldface type refers to limits over temperature range)<sup>(1)</sup>

| Parameter            | Conditions                                                     |     | LM10/LM1 | 0B    |      | LM10C |       | Units |
|----------------------|----------------------------------------------------------------|-----|----------|-------|------|-------|-------|-------|
|                      |                                                                | Min | Тур      | Max   | Min  | Тур   | Max   |       |
| Input offset voltage |                                                                |     | 0.3      | 2.0   |      | 0.5   | 4.0   | mV    |
|                      |                                                                |     |          | 3.0   |      |       | 5.0   | mV    |
| Input offset current |                                                                |     | 0.25     | 0.7   |      | 0.4   | 2.0   | nA    |
| (2)                  |                                                                |     |          | 1.5   |      |       | 3.0   | nA    |
| Input bias current   |                                                                |     | 10       | 20    |      | 12    | 30    | nA    |
|                      |                                                                |     |          | 30    |      |       | 40    | nA    |
| Input resistance     |                                                                | 250 | 500      |       | 150  | 400   |       | kΩ    |
|                      |                                                                | 150 |          |       | 115  |       |       | kΩ    |
| Large signal voltage | V <sub>S</sub> =±20V, I <sub>OUT</sub> =0                      | 120 | 400      |       | 80   | 400   |       | V/mV  |
| gain                 | V <sub>OUT</sub> =±19.95V                                      | 80  |          |       | 50   |       |       | V/mV  |
|                      | V <sub>S</sub> =±20V, V <sub>OUT</sub> =±19.4V                 | 50  | 130      |       | 25   | 130   |       | V/mV  |
|                      | I <sub>OUT</sub> =±20 mA <b>(±15 mA)</b>                       | 20  |          |       | 15   |       |       | V/mV  |
|                      | V <sub>S</sub> =±0.6V <b>(0.65V)</b> , I <sub>OUT</sub> =±2 mA | 1.5 | 3.0      |       | 1.0  | 3.0   |       | V/mV  |
|                      | V <sub>OUT</sub> =±0.4V (±0.3V), V <sub>CM</sub> =-0.4V        | 0.5 |          |       | 0.75 |       |       | V/mV  |
| Shunt gain (3)       | 1.2V <b>(1.3V)</b> ≤V <sub>OUT</sub> ≤40V,                     | 14  | 33       |       | 10   | 33    |       | V/mV  |
|                      | $R_L=1.1 \text{ k}\Omega$                                      |     |          |       |      |       |       |       |
|                      | 0.1 mA≤l <sub>OUT</sub> ≤5 mA                                  | 6   |          |       | 6    |       |       | V/mV  |
|                      | 1.5V≤V <sup>+</sup> ≤40V, R <sub>L</sub> =250Ω                 | 8   | 25       |       | 6    | 25    |       | V/mV  |
|                      | 0.1 mA≤l <sub>OUT</sub> ≤20 mA                                 | 4   |          |       | 4    |       |       | V/mV  |
| Common-mode          | -20V≤V <sub>CM</sub> ≤19.15V <b>(19V)</b>                      | 93  | 102      |       | 90   | 102   |       | dB    |
| rejection            | V <sub>S</sub> =±20V                                           | 87  |          |       | 87   |       |       | dB    |
| Supply-voltage       | -0.2V≥V⁻≥-39V                                                  | 90  | 96       |       | 87   | 96    |       | dB    |
| rejection            | V <sup>+</sup> =1.0V <b>(1.1V)</b>                             | 84  |          |       | 84   |       |       | dB    |
|                      | 1.0V <b>(1.1V)</b> ≤V <sup>+</sup> ≤39.8V                      | 96  | 106      |       | 93   | 106   |       | dB    |
|                      | V <sup>-</sup> =-0.2V                                          | 90  |          |       | 90   |       |       | dB    |
| Offset voltage drift |                                                                |     | 2.0      |       |      | 5.0   |       | μV/°C |
| Offset current drift |                                                                |     | 2.0      |       |      | 5.0   |       | pA/°C |
| Bias current drift   | T <sub>C</sub> <100°C                                          |     | 60       |       |      | 90    |       | pA/°C |
| Line regulation      | 1.2V <b>(1.3V)</b> ≤V <sub>S</sub> ≤40V                        |     | 0.001    | 0.003 |      | 0.001 | 0.008 | %/V   |
|                      | 0≤I <sub>REF</sub> ≤1.0 mA, V <sub>REF</sub> =200 mV           |     |          | 0.006 |      |       | 0.01  | %/V   |

<sup>(1)</sup> These specifications apply for V⁻≤V<sub>CM</sub>≤V⁺−0.85V (1.0V), 1.2V (1.3V) <V<sub>S</sub>≤V<sub>MAX</sub>, V<sub>REF</sub>=0.2V and 0≤I<sub>REF</sub>≤1.0 mA, unless otherwise specified: V<sub>MAX</sub>=40V for the standard part and 6.5V for the low voltage part. Normal typeface indicates 25°C limits. **Boldface type indicates limits and altered test conditions for full-temperature-range operation;** this is −55°C to 125°C for the LM10, −25°C to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients (τ₁≃20 ms), die heating (τ₂=0.2s) or package heating. Gradient effects are small and tend to offset the electrical error (see curves).

Product Folder Links: LM10

<sup>(2)</sup> For T<sub>J</sub>>90°C, I<sub>OS</sub> may exceed 1.5 nA for V<sub>CM</sub>=V⁻. With T<sub>J</sub>=125°C and V⁻≤V<sub>CM</sub>≤V⁻+0.1V, I<sub>OS</sub>≤5 nA.

<sup>(3)</sup> This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V<sup>+</sup> terminal of the IC and input common mode is referred to V<sup>-</sup> (see Typical Applications). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



## **Electrical Characteristics (continued)**

T<sub>J</sub>=25°C, T<sub>MIN</sub>≤T<sub>J</sub>≤T<sub>MAX</sub> (Boldface type refers to limits over temperature range)<sup>(1)</sup>

| Parameter             | Conditions                                           |     | LM10/LM1 | 0B   |     | LM10C |      | Units |
|-----------------------|------------------------------------------------------|-----|----------|------|-----|-------|------|-------|
|                       |                                                      | Min | Тур      | Max  | Min | Тур   | Max  |       |
| Load regulation       | 0≤I <sub>REF</sub> ≤1.0 mA                           |     | 0.01     | 0.1  |     | 0.01  | 0.15 | %     |
|                       | V <sup>+</sup> −V <sub>REF</sub> ≥1.0V <b>(1.1V)</b> |     |          | 0.15 |     |       | 0.2  | %     |
| Amplifier gain        | 0.2V≤V <sub>REF</sub> ≤35V                           | 50  | 75       |      | 25  | 70    |      | V/mV  |
|                       |                                                      | 23  |          |      | 15  |       |      | V/mV  |
| Feedback sense        |                                                      | 195 | 200      | 205  | 190 | 200   | 210  | mV    |
| voltage               |                                                      | 194 |          | 206  | 189 |       | 211  | mV    |
| Feedback current      |                                                      |     | 20       | 50   |     | 22    | 75   | nA    |
|                       |                                                      |     |          | 65   |     |       | 90   | nA    |
| Reference drift       |                                                      |     | 0.002    |      |     | 0.003 |      | %/°C  |
| Supply current        |                                                      |     | 270      | 400  |     | 300   | 500  | μA    |
|                       |                                                      |     |          | 500  |     |       | 570  | μA    |
| Supply current change | 1.2V <b>(1.3V)</b> ≤V <sub>S</sub> ≤40V              |     | 15       | 75   |     | 15    | 75   | μA    |

#### **Electrical Characteristics**

T<sub>J</sub>=25°C, T<sub>MIN</sub>≤T<sub>J</sub>≤T<sub>MAX</sub> (Boldface type refers to limits over temperature range)<sup>(1)</sup>

| Parameter            | Conditions                                      |     | LM10BL |     |      | LM10CL |     | Units |
|----------------------|-------------------------------------------------|-----|--------|-----|------|--------|-----|-------|
|                      |                                                 | Min | Тур    | Max | Min  | Тур    | Max |       |
| Input offset voltage |                                                 |     | 0.3    | 2.0 |      | 0.5    | 4.0 | mV    |
|                      |                                                 |     |        | 3.0 |      |        | 5.0 | mV    |
| Input offset current |                                                 |     | 0.1    | 0.7 |      | 0.2    | 2.0 | nA    |
| (2)                  |                                                 |     |        | 1.5 |      |        | 3.0 | nA    |
| Input bias current   |                                                 |     | 10     | 20  |      | 12     | 30  | nA    |
|                      |                                                 |     |        | 30  |      |        | 40  | nA    |
| Input resistance     |                                                 | 250 | 500    |     | 150  | 400    |     | kΩ    |
|                      |                                                 | 150 |        |     | 115  |        |     | kΩ    |
| Large signal voltage | V <sub>S</sub> =±3.25V, I <sub>OUT</sub> =0     | 60  | 300    |     | 40   | 300    |     | V/mV  |
| gain                 | V <sub>OUT</sub> =±3.2V                         | 40  |        |     | 25   |        |     | V/mV  |
|                      | $V_S=\pm 3.25V$ , $I_{OUT}=10$ mA               | 10  | 25     |     | 5    | 25     |     | V/mV  |
|                      | V <sub>OUT</sub> =±2.75 V                       | 4   |        |     | 3    |        |     | V/mV  |
|                      | $V_S=\pm 0.6V$ (0.65V), $I_{OUT}=\pm 2$ mA      | 1.5 | 3.0    |     | 1.0  | 3.0    |     | V/mV  |
|                      | $V_{OUT}=\pm0.4V$ (±0.3V), $V_{CM}=-0.4V$       | 0.5 |        |     | 0.75 |        |     | V/mV  |
| Shunt gain (3)       | 1.5V≤V <sup>+</sup> ≤6.5V, R <sub>L</sub> =500Ω | 8   | 30     |     | 6    | 30     |     | V/mV  |
|                      | 0.1 mA≤l <sub>OUT</sub> ≤10 mA                  | 4   |        |     | 4    |        |     | V/mV  |
| Common-mode          | -3.25V≤V <sub>CM</sub> ≤2.4V <b>(2.25V)</b>     | 89  | 102    |     | 80   | 102    |     | dB    |
| rejection            | V <sub>S</sub> =±3.25V                          | 83  |        |     | 74   |        |     | dB    |
| Supply-voltage       | -0.2V≥V <sup>-</sup> ≥-5.4V                     | 86  | 96     |     | 80   | 96     |     | dB    |
| rejection            | V <sup>+</sup> =1.0V <b>(1.2V)</b>              | 80  |        |     | 74   |        |     | dB    |
|                      | 1.0V <b>(1.1V)</b> ≤V <sup>+</sup> ≤6.3V        | 94  | 106    |     | 80   | 106    |     | dB    |
|                      | V <sup>-</sup> =0.2V                            | 88  |        |     | 74   |        |     | dB    |

<sup>(1)</sup> These specifications apply for V⁻≤V<sub>CM</sub>≤V⁺−0.85V (1.0V), 1.2V (1.3V) <V<sub>S</sub>≤V<sub>MAX</sub>, V<sub>REF</sub>=0.2V and 0≤I<sub>REF</sub>≤1.0 mA, unless otherwise specified: V<sub>MAX</sub>=40V for the standard part and 6.5V for the low voltage part. Normal typeface indicates 25°C limits. **Boldface type** indicates limits and altered test conditions for full-temperature-range operation; this is −55°C to 125°C for the LM10, −25°C to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients (τ₁≃20 ms), die heating (τ₂≃0.2s) or package heating. Gradient effects are small and tend to offset the electrical error (see curves).

Submit Documentation Feedback

Copyright © 2004, Texas Instruments Incorporated

<sup>(2)</sup> For T<sub>J</sub>>90°C, Ī<sub>OS</sub> máy exceed 1.5 nA for V<sub>CM</sub>=V⁻. With T<sub>J</sub>=125°C and V⁻≤V<sub>CM</sub>≤V⁻+0.1V, I<sub>OS</sub>≤5 nA.

<sup>(3)</sup> This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V<sup>+</sup> terminal of the IC and input common mode is referred to V<sup>-</sup> (see Typical Applications). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



## **Electrical Characteristics (continued)**

T<sub>J</sub>=25°C, T<sub>MIN</sub>≤T<sub>J</sub>≤T<sub>MAX</sub> (Boldface type refers to limits over temperature range)<sup>(1)</sup>

| Parameter              | Conditions                                           |     | LM10BL |      |     | LM10CL |      | Units |
|------------------------|------------------------------------------------------|-----|--------|------|-----|--------|------|-------|
|                        |                                                      | Min | Тур    | Max  | Min | Тур    | Max  |       |
| Offset voltage drift   |                                                      |     | 2.0    |      |     | 5.0    |      | μV/°C |
| Offset current drift   |                                                      |     | 2.0    |      |     | 5.0    |      | pA/°C |
| Bias current drift     |                                                      |     | 60     |      |     | 90     |      | pA/°C |
| Line regulation        | 1.2V <b>(1.3V)</b> ≤V <sub>S</sub> ≤6.5V             |     | 0.001  | 0.01 |     | 0.001  | 0.02 | %/V   |
|                        | 0≤I <sub>REF</sub> ≤0.5 mA, V <sub>REF</sub> =200 mV |     |        | 0.02 |     |        | 0.03 | %/V   |
| Load regulation        | 0≤I <sub>REF</sub> ≤0.5 mA                           |     | 0.01   | 0.1  |     | 0.01   | 0.15 | %     |
|                        | V <sup>+</sup> −V <sub>REF</sub> ≥1.0V <b>(1.1V)</b> |     |        | 0.15 |     |        | 0.2  | %     |
| Amplifier gain         | 0.2V≤V <sub>REF</sub> ≤5.5V                          | 30  | 70     |      | 20  | 70     |      | V/mV  |
|                        |                                                      | 20  |        |      | 15  |        |      | V/mV  |
| Feedback sense voltage |                                                      | 195 | 200    | 205  | 190 | 200    | 210  | mV    |
|                        |                                                      | 194 |        | 206  | 189 |        | 211  | mV    |
| Feedback current       |                                                      |     | 20     | 50   |     | 22     | 75   | nA    |
|                        |                                                      |     |        | 65   |     |        | 90   | nA    |
| Reference drift        |                                                      |     | 0.002  |      |     | 0.003  |      | %/°C  |
| Supply current         |                                                      |     | 260    | 400  |     | 280    | 500  | μΑ    |
|                        |                                                      |     |        | 500  |     |        | 570  | μΑ    |

#### **Definition of Terms**

**Input offset voltage:** That voltage which must be applied between the input terminals to bias the unloaded output in the linear region.

**Input offset current:** The difference in the currents at the input terminals when the unloaded output is in the linear region.

**Input bias current:** The absolute value of the average of the two input currents.

**Input resistance:** The ratio of the change in input voltage to the change in input current on either input with the other grounded.

**Large signal voltage gain:** The ratio of the specified output voltage swing to the change in differential input voltage required to produce it.

**Shunt gain:** The ratio of the specified output voltage swing to the change in differential input voltage required to produce it with the output tied to the V<sup>+</sup> terminal of the IC. The load and power source are connected between the V<sup>+</sup> and V<sup>-</sup> terminals, and input common-mode is referred to the V<sup>-</sup> terminal.

**Common-mode rejection:** The ratio of the input voltage range to the change in offset voltage between the extremes.

**Supply-voltage rejection:** The ratio of the specified supply-voltage change to the change in offset voltage between the extremes.

Line regulation: The average change in reference output voltage over the specified supply voltage range.

Load regulation: The change in reference output voltage from no load to that load specified.

**Feedback sense voltage:** The voltage, referred to V<sup>-</sup>, on the reference feedback terminal while operating in regulation.

**Reference amplifier gain:** The ratio of the specified reference output change to the change in feedback sense voltage required to produce it.

Feedback current: The absolute value of the current at the feedback terminal when operating in regulation.

**Supply current:** The current required from the power source to operate the amplifier and reference with their outputs unloaded and operating in the linear range.

Copyright © 2004, Texas Instruments Incorporated

## Typical Performance Characteristics (Op Amp)















#### Typical Performance Characteristics (Op Amp) (continued) **Output Saturation Output Saturation**







Figure 12.



Figure 13.



Figure 14.

**Minimum Supply Voltage** 



1.8 NPN TOTAL SUPPLY VOLTAGE (V) - PNP 20 mA = 125°C 1.6  $V_{SAT} = 1.0V$ -10 mA 1.4 15 mA 1.2 −10µA 1.0 10 mA 0.8 1.0 0 -0.5-1.0OFFSET VOLTAGE CHANGE (mV) Figure 16.







Figure 17.



Comparator Response Time For Various Input Overdrives



Figure 21.

Output Impedance



Large Signal Response



Comparator Response Time For Various Input Overdrives



Figure 22.



# Typical Performance Characteristics (Op Amp) (continued) Follower Pulse



Figure 23.









Figure 26.





## Typical Performance Characteristics (Op Amp) (continued) Shunt Gain Shunt Gain









Shunt Gain



Figure 31.



Shunt Gain



i3. Figui



## **Typical Performance Characteristics (Reference)**



Figure 35.













## **TYPICAL APPLICATIONS**

(Pin numbers are for devices in 8-pin packages)

Circuit descriptions available in application note AN-211.

## **Op Amp Offset Adjustment**



Figure 41. Standard



Figure 42. Limited Range



Figure 43. Limited Range With Boosted Reference

## **Positive Regulators**



Figure 44. Low Voltage



Figure 45. Best Regulation

Submit Documentation Feedback

Copyright © 2004, Texas Instruments Incorporated





Use only electrolytic output capacitors.

Figure 46. Zero Output



Figure 47. Current Regulator



Required For Capacitive Loading

Figure 48. Shunt Regulator

Product Folder Links: LM10





\*Electrolytic

Figure 49. Negative Regulator



Figure 50. Precision Regulator



Figure 51. Laboratory Power Supply

Submit Documentation Feedback

Copyright © 2004, Texas Instruments Incorporated





$$V_{OUT} = \frac{R2}{R1} V_{REF}$$

Figure 52. HV Regulator



Figure 53. Protected HV Regulator



\*800°C Threshold Is Established By Connecting Balance To  $V_{\text{REF}}$ .

Figure 54. Flame Detector

Product Folder Links: LM10





\*Provides Hysteresis

Figure 55. Light Level Sensor



Figure 56. Remote Amplifier



Figure 57. Remote Thermocouple Amplifier

Product Folder Links: LM10





Figure 58. Transmitter for Bridge Sensor



10 mA≤ $I_{OUT}$ ≤50 mA 500°C≤ $T_{P}$ ≤1500°C \*Gain Trim

Figure 59. Precision Thermocouple Transmitter



Figure 60. Resistance Thermometer Transmitter





††Level-shift Trim \*Scale Factor Trim †Copper Wire Wound 1 mA $\leq$ I<sub>OUT</sub> $\leq$ 5 mA 0.01 $\leq$  $\frac{I_{D2}}{I_{D1}}\leq$ 100

Figure 61. Optical Pyrometer



 $200^{\circ}\text{C} \le \text{T}_p \le 700^{\circ}\text{C}$ 1 mA $\le \text{I}_{\text{OUT}} \le 5$  mA †Gain Trim

Figure 62. Thermocouple Transmitter





1 mA≤l<sub>OUT</sub>≤5 mA ‡50 μA≤l<sub>D</sub>≤500 μA ††Center Scale Trim †Scale Factor Trim \*Copper Wire Wound

Figure 63. Logarithmic Light Sensor



Figure 64. Battery-level Indicator



Figure 65. Battery-threshold Indicator

Copyright © 2004, Texas Instruments Incorporated Product Folder Links: LM10





Flashes Above 1.2V Rate Increases With Voltage

Figure 66. Single-cell Voltage Monitor



Flash Rate Increases Above 6V and Below 15V

Figure 67. Double-ended Voltage Monitor



INPUT 10 mV, 100nA FULL-SCALE

Figure 68. Meter Amplifier

Product Folder Links: LM10





\*Trim For Span †Trim For Zero

Figure 69. Thermometer



 $1 \le \lambda/\lambda_0 \le 10^5$ 

Figure 70. Light Meter

Copyright © 2004, Texas Instruments Incorporated





 $Z_{OUT}$ ~680 $\Omega$  @ 5 kHz  $A_V \le 1$ k  $f_1$ ~100 Hz  $f_2$ ~5 kHz  $R_L$ ~500 \*Max Gain Trim

Figure 71. Microphone Amplifier



†Controls "Loop Gain"
\*Optional Frequency Shaping

Figure 72. Isolated Voltage Sensor





Figure 73. Light-level Controller

Copyright © 2004, Texas Instruments Incorporated



## **APPLICATION HINTS**

With heavy amplifier loading to  $V^-$ , resistance drops in the  $V^-$  lead can adversely affect reference regulation. Lead resistance can approach  $1\Omega$ . Therefore, the common to the reference circuitry should be connected as close as possible to the package.

## **Operational Amplifier Schematic**

(Pin numbers are for 8-pin packages)



Product Folder Links: LM10

## Reference and Internal Regulator

(Pin numbers are for 8-pin packages)

24

Copyright © 2004, Texas Instruments Incorporated







9-Feb-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp           | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|-------------------------|--------------|-------------------|---------|
| LM10BH           | ACTIVE | ТО           | NEV                | 8    | 500         | TBD                        | POST-PLATE       | Level-1-NA-UNLIM        | -40 to 85    | LM10BH            | Sample  |
| LM10BH/NOPB      | ACTIVE | ТО           | NEV                | 8    | 500         | Green (RoHS<br>& no Sb/Br) | POST-PLATE       | Level-1-NA-UNLIM        | -40 to 85    | LM10BH            | Sample  |
| LM10CH           | ACTIVE | ТО           | NEV                | 8    | 500         | TBD                        | POST-PLATE       | Level-1-NA-UNLIM        | 0 to 70      | LM10CH            | Sample  |
| LM10CH/NOPB      | ACTIVE | ТО           | NEV                | 8    | 500         | Green (RoHS<br>& no Sb/Br) | POST-PLATE       | Level-1-NA-UNLIM        | 0 to 70      | LM10CH            | Sample  |
| LM10CLN          | ACTIVE | PDIP         | Р                  | 8    | 40          | TBD                        | SNPB             | Level-1-NA-UNLIM        | 0 to 70      | LM10CLN           | Sample  |
| LM10CLN/NOPB     | ACTIVE | PDIP         | Р                  | 8    | 40          | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-NA-UNLIM        | 0 to 70      | LM10CLN           | Sample  |
| LM10CN           | ACTIVE | PDIP         | Р                  | 8    | 40          | TBD                        | SNPB             | Level-1-NA-UNLIM        |              | LM<br>10CN        | Sample  |
| LM10CN/NOPB      | ACTIVE | PDIP         | Р                  | 8    | 40          | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-1-NA-UNLIM        |              | LM<br>10CN        | Sample  |
| LM10CWM          | ACTIVE | SOIC         | NPA                | 14   | 50          | TBD                        | CU SNPB          | Level-2A-220C-4<br>WEEK | 0 to 70      | LM10CWM           | Sample  |
| LM10CWM/NOPB     | ACTIVE | SOIC         | NPA                | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR     | 0 to 70      | LM10CWM           | Sample  |
| LM10CWMX         | ACTIVE | SOIC         | NPA                | 14   | 1000        | TBD                        | CU SNPB          | Level-2A-220C-4<br>WEEK | 0 to 70      | LM10CWM           | Sampl   |
| LM10CWMX/NOPB    | ACTIVE | SOIC         | NPA                | 14   | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR     | 0 to 70      | LM10CWM           | Sampl   |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

9-Feb-2013

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 17-Nov-2012

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM10CWMX      | SOIC            | NPA                | 14 | 1000 | 330.0                    | 16.4                     | 10.9       | 9.5        | 3.2        | 12.0       | 16.0      | Q1               |
| LM10CWMX/NOPB | SOIC            | NPA                | 14 | 1000 | 330.0                    | 16.4                     | 10.9       | 9.5        | 3.2        | 12.0       | 16.0      | Q1               |

www.ti.com 17-Nov-2012



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM10CWMX      | SOIC         | NPA             | 14   | 1000 | 358.0       | 343.0      | 63.0        |
| LM10CWMX/NOPB | SOIC         | NPA             | 14   | 1000 | 358.0       | 343.0      | 63.0        |

## P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.









#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>