## LMC660 CMOS Quad Operational Amplifier ### **General Description** The LMC660 CMOS Quad operational amplifier is ideal for operation from a single supply. It operates from +5V to +15V and features rail-to-rail output swing in addition to an input common-mode range that includes ground. Performance limitations that have plagued CMOS amplifiers in the past are not a problem with this design. Input $V_{OS}$ , drift, and broadband noise as well as voltage gain into realistic loads (2 $k\Omega$ and 600 $\Omega$ ) are all equal to or better than widely accepted bipolar equivalents. This chip is built with National's advanced Double-Poly Silicon-Gate CMOS process. See the LMC662 datasheet for a dual CMOS operational amplifier with these same features. ### **Features** - Rail-to-rail output swing - $\blacksquare$ Specified for 2 k $\!\Omega$ and 600 $\!\Omega$ loads - High voltage gain - Low input offset voltage ■ Low offset voltage drift 1.3 μV/°C 2 fA - Ultra low input bias current - Input common-mode range includes V- - Operating range from +5V to +15V supply - $I_{SS} = 375 \,\mu\text{A/amplifier}$ ; independent of V - Low distortion 0.01% at 10 kHz - Slew rate 1.1 V/µs - $\blacksquare$ Available in extended temperature range (-40°C to - + 125°C); ideal for automotive applications Available to Standard Military Drawing specification TL/H/8767-1 #### Available to Standard Military Drawing specificat ### **Applications** - High-impedance buffer or preamplifier - Precision current-to-voltage converter - Long-term integrator - Sample-and-Hold circuit - Peak detector - Medical instrumentation - Industrial controls - Automotive sensors ### **Connection Diagram** 126 dB 3 mV ### **Ordering Information** | Package | | NSC | Transport | | | | |--------------------------------------|-----------------------------|---------------------------|------------------------------|-------------------------|---------|-----------------------| | | Military<br>-55°C to +125°C | Extended<br>-40°C + 125°C | Industrial<br>-40°C to +85°C | Commercial 0°C to +70°C | Drawing | Media | | 14-Pin<br>Ceramic DIP | LMC660AMJ/883 | | | | J14A | Rail | | 14-Pin<br>Small Outline | | LMC660EM | LMC660AIM | LMC660CM | M14A | Rail<br>Tape and Reel | | 14-Pin<br>Molded DIP | | LMC660EN | LMC660AIN | LMC660CN | N14A | Rail | | 14-Pin<br>Side Brazed<br>Ceramic DIP | LMC660AMD | | | | D14E | Rail | ### **Absolute Maximum Ratings** (Note 3) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Differential Input Voltage ± Supply Voltage Supply Voltage 16V Output Short Circuit to V+ (Note 12) Output Short Circuit to V-(Note 1) Lead Temperature (Soldering, 10 sec.) 260°C Storage Temp. Range $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Voltage at Input/Output Pins $(V^+) + 0.3V, (V^-) - 0.3V$ Current at Output Pin Current at Input Pin $\pm 5\,\text{mA}$ Current at Power Supply Pin 35 mA Power Dissipation (Note 2) Junction Temperature 150°C ESD tolerance (Note 8) 1000V ### **Operating Ratings** Temperature Range LMC660AMJ/883, Thermal Resistance ( $\theta_{JA}$ ) (Note 11) 14-Pin Ceramic DIP 90°C/W 14-Pin Molded DIP 85°C/W 14-Pin SO 115°C/W 14-Pin Side Brazed Ceramic DIP 90°C/W ### **DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ . **Boldface** limits apply at the temperature extremes. $V^+=5V,\,V^-=0V,\,V_{CM}=1.5V,\,V_{O}=2.5V$ and $R_L>1M$ unless otherwise specified. | D | Conditions | Typ<br>(Note 4) | LMC660AMD<br>LMC660AMJ/883 | LMC660AI | LMC660C | LMC660E | Units | |------------------------------------------|-------------------------------------------------|----------------------|-----------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|---------------| | Parameter | | | Limit<br>(Notes 4, 9) | Limit<br>(Note 4) | Limit<br>(Note 4) | Limit<br>(Note 4) | | | Input Offset Voltage | | 1 | 3<br><b>3.5</b> | 3<br><b>3.3</b> | 6<br><b>6.3</b> | 6<br><b>6.5</b> | mV<br>max | | Input Offset Voltage<br>Average Drift | | 1.3 | | | | | μV/°C | | Input Bias Current | | 0.002 | 20<br><b>100</b> | 4 | 2 | 60 | pA<br>max | | Input Offset Current | | 0.001 | 20<br><b>100</b> | 2 | 1 | 60 | pA<br>max | | Input Resistance | | >1 | | | | | Tera $\Omega$ | | Common Mode<br>Rejection Ratio | $0V \le V_{CM} \le 12.0V$<br>$V^{+} = 15V$ | 83 | 70<br><b>68</b> | 70<br><b>68</b> | 63<br><b>62</b> | 63<br><b>60</b> | dB<br>min | | Positive Power Supply<br>Rejection Ratio | $5V \le V^+ \le 15V$<br>$V_O = 2.5V$ | 83 | 70<br><b>68</b> | 70<br><b>68</b> | 63<br><b>62</b> | 63<br><b>60</b> | dB<br>min | | Negative Power Supply<br>Rejection Ratio | 0V ≤ V <sup>-</sup> ≤ −10V | 94 | 84<br><b>82</b> | 84<br><b>83</b> | 74<br><b>73</b> | 74<br><b>70</b> | dB<br>min | | Input Common-Mode<br>Voltage Range | $V^+ = 5V \& 15V$ For CMRR $\geq 50 \text{ dB}$ | -0.4 | −0.1<br><b>O</b> | -0.1<br><b>O</b> | -0.1<br><b>O</b> | -0.1<br><b>0</b> | V<br>max | | | | V <sup>+</sup> - 1.9 | V <sup>+</sup> - 2.3<br>V <sup>+</sup> - <b>2.6</b> | V <sup>+</sup> - 2.3<br>V <sup>+</sup> - 2.5 | V <sup>+</sup> - 2.3<br>V <sup>+</sup> - 2.4 | V <sup>+</sup> - 2.3<br>V <sup>+</sup> - 2.6 | V<br>min | | Large Signal<br>Voltage Gain | $R_L = 2 k\Omega$ (Note 5)<br>Sourcing | 2000 | 400<br><b>300</b> | 440<br><b>400</b> | 300<br><b>200</b> | 200<br><b>100</b> | V/mV<br>min | | | Sinking | 500 | 180<br><b>70</b> | 180<br><b>120</b> | 90<br><b>80</b> | 90<br><b>40</b> | V/mV<br>min | | | $R_L = 600\Omega$ (Note 5)<br>Sourcing | 1000 | 200<br><b>150</b> | 220<br><b>200</b> | 150<br><b>100</b> | 100<br><b>75</b> | V/mV<br>min | | | Sinking | 250 | 100<br><b>35</b> | 100<br><b>60</b> | 50<br><b>40</b> | 50<br><b>20</b> | V/mV<br>min | **DC Electrical Characteristics** (Continued) Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}\text{C}$ . **Boldface** limits apply at the temperature extremes. $V^+=5V,\,V^-=0V,\,V_{\text{CM}}=1.5V,\,V_{\text{O}}=2.5V$ and $R_L>1M$ unless otherwise specified. | Parameter | Conditions | Тур | LMC660AMD<br>LMC660AMJ/883 | | LMC660C | LMC660E | Units | |----------------------------------------|----------------------------------------------------------|----------|----------------------------|-----------------------|-----------------------|-----------------------|-----------| | raiametei | | (Note 4) | Limit<br>(Notes 4, 9) | Limit<br>(Note 4) | Limit<br>(Note 4) | Limit<br>(Note 4) | Offics | | Output Swing | $V^+ = 5V$ $R_L = 2 k\Omega \text{ to } V^+/2$ | 4.87 | 4.82<br><b>4.77</b> | 4.82<br><b>4.79</b> | 4.78<br><b>4.76</b> | 4.78<br><b>4.70</b> | V<br>min | | | | 0.10 | 0.15<br><b>0.19</b> | 0.15<br><b>0.17</b> | 0.19<br><b>0.21</b> | 0.19<br><b>0.25</b> | V<br>max | | | $V^{+} = 5V$<br>$R_{L} = 600\Omega \text{ to } V^{+}/2$ | 4.61 | 4.41<br><b>4.24</b> | 4.41<br><b>4.31</b> | 4.27<br><b>4.21</b> | 4.27<br><b>4.10</b> | V<br>min | | | | 0.30 | 0.50<br><b>0.63</b> | 0.50<br><b>0.56</b> | 0.63<br><b>0.69</b> | 0.63<br><b>0.75</b> | V<br>max | | | $V^{+} = 15V$<br>$R_{L} = 2 k\Omega \text{ to } V^{+}/2$ | 14.63 | 14.50<br><b>14.40</b> | 14.50<br><b>14.44</b> | 14.37<br><b>14.32</b> | 14.37<br><b>14.25</b> | V<br>min | | | | 0.26 | 0.35<br><b>0.43</b> | 0.35<br><b>0.40</b> | 0.44<br><b>0.48</b> | 0.44<br><b>0.55</b> | V<br>max | | | $V^{+} = 15V$ $R_{L} = 600\Omega \text{ to } V^{+}/2$ | 13.90 | 13.35<br><b>13.02</b> | 13.35<br><b>13.15</b> | 12.92<br><b>12.76</b> | 12.92<br><b>12.60</b> | V<br>min | | | | 0.79 | 1.16<br><b>1.42</b> | 1.16<br><b>1.32</b> | 1.45<br><b>1.58</b> | 1.45<br><b>1.75</b> | V<br>max | | Output Current<br>V+ = 5V | Sourcing, V <sub>O</sub> = 0V | 22 | 16<br><b>12</b> | 16<br><b>14</b> | 13<br><b>11</b> | 13<br><b>9</b> | mA<br>min | | | Sinking, V <sub>O</sub> = 5V | 21 | 16<br><b>12</b> | 16<br><b>14</b> | 13<br><b>11</b> | 13<br><b>9</b> | mA<br>min | | Output Current<br>V <sup>+</sup> = 15V | Sourcing, V <sub>O</sub> = 0V | 40 | 19<br><b>19</b> | 28<br><b>25</b> | 23<br><b>21</b> | 23<br><b>15</b> | mA<br>min | | | Sinking, V <sub>O</sub> = 13V<br>(Note 12) | 39 | 19<br><b>19</b> | 28<br><b>24</b> | 23<br><b>20</b> | 23<br><b>15</b> | mA<br>min | | Supply Current | All Four Amplifiers VO = 1.5V | 1.5 | 2.2<br><b>2.9</b> | 2.2<br><b>2.6</b> | 2.7<br><b>2.9</b> | 2.7<br><b>3.0</b> | mA<br>max | ### **AC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ . **Boldface** limits apply at the temperature extremes. $V^+=5V$ , $V^-=0V$ , $V_{CM}=1.5V$ , $V_O=2.5V$ and $R_L>1M$ unless otherwise specified. | Parameter | Conditions | Typ<br>(Note 4) | LMC660AMD<br>LMC660AMJ/883 | LMC660AI | LMC660C | LMC660E | Units | |------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|----------------------------|-------------------|-------------------|-------------------|------------------------------| | Farameter | | | Limit<br>(Notes 4, 9) | Limit<br>(Note 4) | Limit<br>(Note 4) | Limit<br>(Note 4) | | | Slew Rate | (Note 6) | 1.1 | 0.8<br><b>0.5</b> | 0.8<br><b>0.6</b> | 0.8<br><b>0.7</b> | 0.8<br><b>0.4</b> | V/μs<br>min | | Gain-Bandwidth Product | | 1.4 | 0.5 | | | | MHz | | Phase Margin | | 50 | | | | | Deg | | Gain Margin | | 17 | | | | | dB | | Amp-to-Amp Isolation | (Note 7) | 130 | | | | | dB | | Input Referred Voltage Noise | F = 1 kHz | 22 | | | | | $\text{nV}/\sqrt{\text{Hz}}$ | | Input Referred Current Noise | F = 1 kHz | 0.0002 | | | | | pA/√Hz | | Total Harmonic Distortion | $F = 10 \text{ kHz}, A_V = -10 \\ R_L = 2 \text{ k}\Omega, V_O = 8 \text{ V}_{PP} \\ V^+ = 15 \text{ V}$ | 0.01 | | | | | % | Note 1: Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature and/or multiple Op Amp shorts can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of $\pm 30$ mA over long term may adversely affect reliability. Note 2: The maximum power dissipation is a function of $T_{J(max)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(max)}) - T_A)/\theta_{JA}$ . **Note 3:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Note 4: Typical values represent the most likely parametric norm. Limits are guaranteed by testing or correlation. Note 5: $V^+=15V$ , $V_{CM}=7.5V$ and $R_L$ connected to 7.5V. For Sourcing tests, $7.5V \le V_O \le 11.5V$ . For Sinking tests, $2.5V \le V_O \le 7.5V$ . Note 6: V<sup>+</sup> = 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of the positive and negative slew rates. Note 7: Input referred. $V^+=15V$ and $R_L=10~k\Omega$ connected to $V^+/2$ . Each amp excited in turn with 1 kHz to produce $V_O=13~V_{PP}$ . Note 8: Human body model, 1.5 k $\Omega$ in series with 100 pF. Note 9: A military RETS electrical test specification is available on request. At the time of printing, the LMC660AMJ/883 RETS spec complied fully with the boldface limits in this column. The LMC660AMJ/883 may also be procured to a Standard Military Drawing specification. Note 10: For operating at elevated temperatures the device must be derated based on the thermal resistance $\theta_{JA}$ with $P_D = (T_J - T_A)/\theta_{JA}$ . Note 11: All numbers apply for packages soldered directly into a PC board. $\textbf{Note 12:} \ \ \text{Do not connect output to V}^+ \ \ \text{when V}^+ \ \ \text{is greater than 13V or reliability may be adversely affected}.$ ### **Application Hints** #### **Amplifier Topology** The topology chosen for the LMC660, shown in Figure 1, is unconventional (compared to general-purpose op amps) in that the traditional unity-gain buffer output stage is not used; instead, the output is taken directly from the output of the integrator, to allow rail-to-rail output swing. Since the buffer traditionally delivers the power to the load, while maintaining high op amp gain and stability, and must withstand shorts to either rail, these tasks now fall to the integrator. As a result of these demands, the integrator is a compound affair with an embedded gain stage that is doubly fed forward (via Cf and Cff) by a dedicated unity-gain compensation driver. In addition, the output portion of the integrator is a push-pull configuration for delivering heavy loads. While sinking current the whole amplifier path consists of three gain stages with one stage fed forward, whereas while sourcing the path contains four gain stages with two fed forward. TL/H/8767-4 #### FIGURE 1. LMC660 Circuit Topology (Each Amplifier) The large signal voltage gain while sourcing is comparable to traditional bipolar op amps, even with a $600\Omega$ load. The gain while sinking is higher than most CMOS op amps, due to the additional gain stage; however, under heavy load $(600\Omega)$ the gain will be reduced as indicated in the Electrical Characteristics #### Compensating Input Capacitance The high input resistance of the LMC660 op amps allows the use of large feedback and source resistor values without losing gain accuracy due to loading. However, the circuit will be especially sensitive to its layout when these large-value resistors are used. Every amplifier has some capacitance between each input and AC ground, and also some differential capacitance between the inputs. When the feedback network around an amplifier is resistive, this input capacitance (along with any additional capacitance due to circuit board traces, the socket, etc.) and the feedback resistors create a pole in the feedback path. In the following General Operational Amplifier circuit, Figure 2 the frequency of this pole is $$\mathsf{fp} = \frac{1}{2\pi\mathsf{C_S}\,\mathsf{R_P}}$$ where CS is the total capacitance at the inverting input, including amplifier input capcitance and any stray capacitance from the IC socket (if one is used), circuit board traces, etc., and RP is the parallel combination of RF and RIN. This formula, as well as all formulae derived below, apply to inverting and non-inverting op-amp configurations. When the feedback resistors are smaller than a few $k\Omega$ , the frequency of the feedback pole will be quite high, since $C_S$ is generally less than 10 pF. If the frequency of the feedback pole is much higher than the "ideal" closed-loop bandwidth (the nominal closed-loop bandwidth in the absence of Cs), the pole will have a negligible effect on stability, as it will add only a small amount of phase shift. However, if the feedback pole is less than approximately 6 to 10 times the "ideal" -3 dB frequency, a feedback capacitor, CF, should be connected between the output and the inverting input of the op amp. This condition can also be stated in terms of the amplifier's low-frequency noise gain: To maintain stability a feedback capacitor will probably be needed if $$(\frac{R_F}{R_{IN}} + 1) \le \sqrt{6 \times 2\pi \times GBW \times R_F \times C_S}$$ $(\frac{R_F}{R_{IN}}+1) \leq \sqrt{6\times 2\pi \times \text{GBW} \times R_F \times C_S}$ where $\left(\frac{R_F}{R_{IN}}+1\right)$ is the amplifier's low-frequency noise gain and GBW is the amplifier's gain bandwidth product. An amplifier's low-frequency noise gain is represented by the formula $\left(\frac{R_F}{R_{IN}}+1\right)$ regardless of whether the amplifier is being used in inverting or non-inverting mode. Note that a feedback capacitor is more likely to be needed when the noise gain is low and/or the feedback resistor is large. If the above condition is met (indicating a feedback capacitor will probably be needed), and the noise gain is large enough that: $$\left(\frac{R_F}{R_{IN}}+1\right)\geq 2\sqrt{GBW\times R_F\times C_S},$$ the following value of feedback capacitor is recommended: $$C_F = \frac{C_S}{2\left(\frac{R_F}{R_{IN}} + 1\right)}$$ If $$\left(\frac{R_{\text{F}}}{R_{\text{IN}}} + 1\right) < 2\sqrt{\text{GBW} \times R_{\text{F}} \times C_{\text{S}}}$$ the feedback capacitor should be: $$C_F = \sqrt{\frac{C_S}{GBW \times R_F}}$$ Note that these capacitor values are usually significant smaller than those given by the older, more conservative formula: TL/H/8767-6 ### FIGURE 2. General Operational Amplifier Circuit C<sub>S</sub> consists of the amplifier's input capacitance plus any stray capacitance from the circuit board and socket. CF compensates for the pole caused by C<sub>S</sub> and the feedback resistors ### **Application Hints** (Continued) Using the smaller capacitors will give much higher bandwidth with little degradation of transient response. It may be necessary in any of the above cases to use a somewhat larger feedback capacitor to allow for unexpected stray capacitance, or to tolerate additional phase shifts in the loop, or excessive capacitive load, or to decrease the noise or bandwidth, or simply because the particular circuit implementation needs more feedback capacitance to be sufficiently stable. For example, a printed circuit board's stray capacitance may be larger or smaller than the breadboard's, so the actual optimum value for $C_{\rm F}$ may be different from the one estimated using the breadboard. In most cases, the values of $C_{\rm F}$ should be checked on the actual circuit, starting with the computed value. #### **Capacitive Load Tolerance** Like many other op amps, the LMC660 may oscillate when its applied load appears capacitive. The threshold of oscillation varies both with load and circuit gain. The configuration most sensitive to oscillation is a unity-gain follower. See Typical Performance Characteristics. The load capacitance interacts with the op amp's output resistance to create an additional pole. If this pole frequency is sufficiently low, it will degrade the op amp's phase margin so that the amplifier is no longer stable at low gains. As shown in Figure 3a, the addition of a small resistor (50 $\Omega$ to 100 $\Omega$ ) in series with the op amp's output, and a capacitor (5 pF to 10 pF) from inverting input to output pins, returns the phase margin to a safe value without interfering with lower-frequency circuit operation. Thus larger values of capacitance can be tolerated without oscillation. Note that in all cases, the output will ring heavily when the load capacitance is near the threshold for oscillation. TL/H/8767-5 FIGURE 3a. Rx, Cx Improve Capacitive Load Tolerance Capacitive load driving capability is enhanced by using a pull up resistor to V $^+$ (*Figure 3b*). Typically a pull up resistor conducting 500 $\mu A$ or more will significantly improve capacitive load responses. The value of the pull up resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open loop gain of the amplifier can also be affected by the pull up resistor (see Electrical Characteristics). FIGURE 3b. Compensating for Large Capacitive Loads with a Pull Up Resistor # PRINTED-CIRCUIT-BOARD LAYOUT FOR HIGH-IMPEDANCE WORK It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low bias current of the LMC662, typically less than 0.04 pA, it is essential to have an excellent layout. Fortunately, the techniques for obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC660's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs. See Figure 4. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of $10^{12}\Omega$ , which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of an input. This would cause a 100 times degradation from the LMC660's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of $10^{11}\Omega$ would cause only 0.05 pA of leakage current, or perhaps a minor (2:1) degradation of the amplifier's performance. See Figures 5a, 5b, 5c for typical connections of guard rings for standard op-amp configurations. If both inputs are active and at high impedance, the guard can be tied to ground and still provide some protection; see Figure TL/H/8767-16 FIGURE 4. Example, using the LMC660, of Guard Ring in P.C. Board Layout TL/H/8767-23 ### **Application Hints** (Continued) (a) Inverting Amplifier (b) Non-Inverting Amplifier (d) Howland Current Pump ### FIGURE 5. Guard Ring Connections The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 6. TL/H/8767-21 (Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.) #### FIGURE 6. Air Wiring #### **BIAS CURRENT TESTING** The test method of *Figure 7* is appropriate for bench-testing bias current with reasonable accuracy. To understand its operation, first close switch S2 momentarily. When S2 is opened, then $$I_b{}^- = \frac{dV_{OUT}}{dt} \times C2.$$ TL/H/8767-22 ### FIGURE 7. Simple Input Bias Current Test Circuit A suitable capacitor for C2 would be a 5 pF or 10 pF silver mica, NPO ceramic, or air-dielectric. When determining the magnitude of $l_b^-$ , the leakage of the capacitor and socket must be taken into account. Switch S2 should be left shorted most of the time, or else the dielectric absorption of the capacitor C2 could cause errors. Similarly, if S1 is shorted momentarily (while leaving S2 shorted) $$I_b{}^+ = \frac{dV_{OUT}}{dt} \times (C1 + C_x)$$ where $C_X$ is the stray capacitance at the + input. ## **Typical Single-Supply Applications** (V<sup>+</sup> = 5.0 VDC) Additional single-supply applications ideas can be found in the LM324 datasheet. The LMC660 is pin-for-pin compatible with the LM324 and offers greater bandwidth and input resistance over the LM324. These features will improve the performance of many existing single-supply applications. Note, however, that the supply voltage range of the LMC660 is smaller than that of the LM324. #### Low-Leakage Sample-and-Hold TL/H/8767-7 #### **Instrumentation Amplifier** If R1 = R5, R3 = R6, and R4 = R7; then $$\frac{V_{OUT}}{V_{IN}} = \frac{R2 + 2R1}{R2} \times \frac{R4}{R3}$$ $\therefore$ A<sub>V</sub> $\approx$ 100 for circuit shown. For good CMRR over temperature, low drift resistors should be used. Matching of R3 to R6 and R4 to R7 affect CMRR. Gain may be adjusted through R2. CMRR may be adjusted through R7. #### **Sine-Wave Oscillator** TL/H/8767-9 Oscillator frequency is determined by R1, R2, C1, and C2: $$\label{eq:rescaled_rescaled} \begin{split} \text{fosc} &= 1/2\pi \text{RC}, \text{where R} = \text{R1} = \text{R2} \text{ and} \\ \text{C} &= \text{C1} = \text{C2}. \end{split}$$ This circuit, as shown, oscillates at 2.0 kHz with a peak-to-peak output swing of 4.5V. #### 1 Hz Square-Wave Oscillator TL/H/8767-10 ### Power Amplifier ## Physical Dimensions inches (millimeters) (Continued) Molded Dual-In-Line Pkg. (N) Order Number LMC660AIN, LMC660CN or LMC660EN NS Package Number N14A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Livry-Gargan-Str. 10 D-82256 Fürstenfeldbruck Germany Tel: (81-41) 35-0 Telex: 527649 Fax: (81-41) 35-1 National Semiconductor Japan Ltd. Sumitomo Chemical Engineering Center Bldg. 7F 1-7-1, Nakase, Mihama-Ku Chiba-City, Ciba Prefecture 261 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon J Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductores Do Brazil Ltda. Rue Deputado Lacorda Franco 120-3A Sao Paulo-SP Brazil 05418-000 Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181 National Semiconductor (Australia) Pty, Ltd. Building 16 Business Park Drive Monash Business Park Nottinghill, Melbourne Victoria 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998