# LMH6321 300 mA High Speed Buffer with Adjustable Current Limit Check for Samples: LMH6321 ### **FEATURES** - High slew rate 1800 V/µs - Wide bandwidth 110 MHz - Continuous output current ±300 mA - Output current limit tolerance ±5 mA ±5% - Wide supply voltage range 5V to ±15V - Wide temperature range -40°C to +125°C - · Adjustable current limit - High capacitive load drive - · Thermal shutdown error flag ### **APPLICATIONS** - Line driver - Pin driver - Sonar driver - Motor control ### **DESCRIPTION** The LMH6321 is a high speed unity gain buffer that slews at 1800 V/ $\mu$ s and has a small signal bandwidth of 110 MHz while driving a 50 $\Omega$ load. It can drive ±300 mA continuously and will not oscillate while driving large capacitive loads. The LMH6321 features an adjustable current limit. The current limit is continuously adjustable from 10 mA to 300 ma with a ±5 mA ±5% accuracy. The current limit is set by adjusting an external reference current with a resistor. The current can be easily and instantly adjusted, as needed by connecting the resistor to a DAC to form the reference current. The sourcing and sinking currents share the same current limit. The LMH6321 is available in a space saving 8-pin PSOP or a 7-pin TO-263 power package. The PSOP package features an exposed pad on the bottom of the package to increase its heat sinking capability. The LMH6321 can be used within the feedback loop of an operational amplifier to boost the current output or as a stand alone buffer. ### **Connection Diagram** Figure 1. 8-Pin PSOP Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. A. V pin is connected to tab on back of each package. Figure 2. 7-Pin TO-263<sup>(A)</sup> These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. **Absolute Maximum Ratings**(1) | Absolute maximum Ratings | | |-------------------------------------------|----------------------| | ESD Tolerance (2) | | | Human Body Model | 2.5 kV | | Machine Model | 250V | | Supply Voltage | 36V (±18V) | | Input to Output Voltage (3) | ±5V | | Input Voltage | ±V <sub>SUPPLY</sub> | | Output Short-Circuit to GND (4) | Continuous | | Storage Temperature Range | -65°C to +150°C | | Junction Temperature (T <sub>JMAX</sub> ) | +150°C | | Lead Temperature | | | (Soldering, 10 seconds) | 260°C | | Power Dissipation | (5) | | C <sub>L</sub> Pin to GND Voltage | ±1.2V | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Table. - (2) Human Body Model is 1.5 k $\Omega$ in series with 100 pF. Machine Model is $0\Omega$ in series with 200 pF. - (3) If the input-output voltage differential exceeds ±5V, internal clamping diodes will turn on. The current through these diodes should be limited to 5 mA max. Thus for an input voltage of ±15V and the output shorted to ground, a minimum of 2 kΩ should be placed in series with the input. - (4) The maximum continuous current must be limited to 300 mA. See the Application Hints section for more details. - (5) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = T<sub>J(MAX)</sub>-T<sub>A</sub>)/θ<sub>JA</sub>. See Thermal Management section of the Application Hints. #### **Operating Ratings** | Operating Temperature Range | −40°C to +125°C | |--------------------------------------|-----------------| | Operating Supply Range | 5V to ±16V | | Thermal Resistance $(\theta_{JA})$ , | | | PSOP Package <sup>(1)</sup> | 180°C/W | | Thermal Resistance $(\theta_{JC})$ | | | TO-263 Package | 4°C/W | | Thermal Resistance $(\theta_{JA})$ | | | TO-263 Package | 80°C/W | | | | (1) Soldered to PC board with copper foot print equal to DAP size. Natural convection (no air flow). Board material is FR-4. # ±15V Electrical Characteristics The following specifications apply for Supply Voltage = $\pm 15$ V, $V_{CM} = 0$ , $R_L \ge 100$ k $\Omega$ and $R_S = 50\Omega$ , $C_L$ open, unless otherwise noted. **Boldface** limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}C$ . | Symbol | Parameter | Condition | s | Min | Тур | Max | Units | |------------------|-------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------|---------------------|-----------------------|----------------------|-------| | A <sub>V</sub> | Voltage Gain $R_L = 1 \ k\Omega, \ V_{IN} = \pm 10 V$ | | | 0.99<br><b>0.98</b> | 0.995 | | V/V | | | | $R_L = 50\Omega$ , $V_{IN} = \pm 10V$ | 0.86<br><b>0.84</b> | 0.92 | | V/V | | | V <sub>OS</sub> | Input Offset Voltage | $R_L = 1 \text{ k}\Omega, R_S = 0V$ | | | ±4 | ±35<br><b>±52</b> | mV | | I <sub>B</sub> | Input Bias Current | $V_{IN} = 0V$ , $R_L = 1 k\Omega$ , $R_S = 0$ | )V | | ±2 | ±15<br><b>±17</b> | μΑ | | R. <sub>IN</sub> | Input Resistance | $R_{-L} = 50\Omega$ | | | 250 | | kΩ | | C <sub>IN</sub> | Input Capacitance | | | | 3.5 | | pF | | R <sub>O</sub> | Output Resistance | $I_O = \pm 10 \text{ mA}$ | | | 5 | | Ω | | I <sub>S</sub> | Power Supply Current | R <sub>L</sub> = ∞, V <sub>IN</sub> = 0 | | | 11 | 14.5<br><b>16.5</b> | mA | | | | | 750 $\mu$ A into C <sub>L</sub> Pin | | 14.9 | 18.5<br><b>20.5</b> | IIIA | | V <sub>O</sub> 1 | Positive Output Swing | $I_{O} = 300 \text{ mA}, R_{S} = 0 \text{V}, V_{IN} = 0 \text{V}$ | = ±V <sub>S</sub> | 11.2<br><b>10.8</b> | 11.9 | | ., | | | Negative Output Swing | $I_{O} = 300 \text{ mA}, R_{S} = 0 \text{V}, V_{IN} = 0 \text{V}$ | = ±V <sub>S</sub> | | -11.3 | -10.3<br><b>-9.8</b> | V | | V <sub>O</sub> 2 | Positive Output Swing | $R_L = 1 \text{ k}\Omega, R_S = 0 \text{V}, V_{IN} = 1 \text{ M}$ | 13.1<br><b>12.9</b> | 13.4 | | | | | | Negative Output Swing | $R_L = 1 \text{ k}\Omega, R_S = 0 \text{V}, V_{IN} = 1 \text{ R}$ | | -13.4 | -12.9<br><b>-12.6</b> | V | | | V <sub>O</sub> 3 | Positive Output Swing | $R_L = 50\Omega$ , $R_S = 0V$ , $V_{IN} = \pm$ | V <sub>S</sub> | 11.6<br><b>11.2</b> | 12.2 | | | | | Negative Output Swing | $R_L = 50\Omega$ , $R_S = 0V$ , $V_{IN} = \pm$ | | -11.9 | -10.9<br><b>-10.6</b> | V | | | V <sub>EF</sub> | Error Flag Output Voltage | $R_L = \infty$ , $V_{IN} = 0$ , | Normal | | 5.00 | | | | | | EF pulled up with 5 kΩ to +5V | During<br>Thermal<br>Shutdown | | 0.25 | | V | | T <sub>SH</sub> | Thermal Shutdown Temperature | Measure Quantity is Die (Ju<br>Temperature | unction) | | 168 | | °C | | | | Hysteresis | | | 10 | | | | I <sub>SH</sub> | Supply Current at Thermal<br>Shutdown | EF pulled up with 5 kΩ to + | 5V | | 3 | | mA | | PSSR | Power Supply Rejection Ratio | $R_L = 1 \text{ k}\Omega, V_{IN} = 0V,$<br>$V_S = \pm 5V \text{ to } \pm 15V$ | Positive | 58<br><b>54</b> | 66 | | 40 | | | | | Negative | 58<br><b>54</b> | 64 | | dB | | SR | Slew Rate | $V_{IN} = \pm 11V$ , $R_L = 1 \text{ k}\Omega$ | | | 2900 | | 1// | | | | $V_{IN} = \pm 11V$ , $R_L = 50\Omega$ | | | 1800 | | V/µs | | BW | −3 dB Bandwidth | $V_{IN} = \pm 20 \text{ mV}_{PP}, R_L = 50\Omega$ | | 110 | | MHz | | | LSBW | Large Signal Bandwidth | $V_{IN} = 2 V_{PP}, R_L = 50\Omega$ | | | 48 | | MHz | | HD2 | 2 <sup>nd</sup> Harmonic Distortion | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 100 kHz | $R_L = 50\Omega$ | | -59 | | | | | | | $R_L = 100\Omega$ | | -70 | | dBc | | | | $V_O = 2 V_{PP}$ , $f = 1 MHz$ | | -57 | | UDC | | | | | | $R_L = 100\Omega$ | | -68 | | | # ±15V Electrical Characteristics (continued) The following specifications apply for Supply Voltage = $\pm 15$ V, $V_{CM} = 0$ , $R_L \ge 100$ k $\Omega$ and $R_S = 50\Omega$ , $C_L$ open, unless otherwise noted. **Boldface** limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25$ °C. | Symbol | Parameter | Conditions | S | Min | Тур | Max | Units | |-------------------|----------------------------------------------|-----------------------------------------------------|-----------------------------------|-------------------|-------------------|---------------------|--------| | HD3 | 3rd Harmonic Distortion | $V_{O} = 2 V_{PP}, f = 100 \text{ kHz}$ | $R_L = 50\Omega$ | | -59 | | | | | | | $R_L = 100\Omega$ | | -70 | | 40 | | | | $V_O = 2 V_{PP}$ , $f = 1 MHz$ | $R_L = 50\Omega$ | | -62 | | dBc | | | | | $R_L = 100\Omega$ | | -73 | | | | e <sub>n</sub> | Input Voltage Noise | f≥ 10 kHz | | | 2.8 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | f≥ 10 kHz | | | 2.4 | | pA/√Hz | | I <sub>SC</sub> 1 | Output Short Circuit Current<br>Source (1) | V <sub>O</sub> = 0V,<br>Program Current | Sourcing<br>V <sub>IN</sub> = +3V | 4.5<br><b>4.5</b> | 10 | 15.5<br><b>15.5</b> | mA | | | | into C <sub>L</sub> = 25 μA | Sinking<br>V <sub>IN</sub> = −3V | 4.5<br><b>4.5</b> | 10 | 15.5<br><b>15.5</b> | IIIA | | | | V <sub>O</sub> = 0V<br>Program Current | Sourcing<br>V <sub>IN</sub> = +3V | 280<br><b>273</b> | 295 | 308<br><b>325</b> | 1 | | | | into $C_L = 750 \mu A$ | Sinking<br>V <sub>IN</sub> = −3V | 280<br><b>275</b> | 295 | 310<br><b>325</b> | mA | | I <sub>SC</sub> 2 | Output Short Circuit Current<br>Source | $R_S = 0V, V_{IN} = +3V^{(1)(2)}$ | $R_S = 0V, V_{IN} = +3V^{(1)(2)}$ | | | | 4 | | | Output Short Circuit Current Sink | $R_S = 0V, V_{IN} = -3V^{(1)(2)}$ | 300<br><b>305</b> | 515 | 750<br><b>910</b> | mA | | | V/I Sectio | on | | | | , | | | | CLV <sub>OS</sub> | Current Limit Input Offset Voltage | $R_L = 1 \text{ k}\Omega, \text{ GND} = 0 \text{V}$ | | | ±0.5 | ±4.0<br>±8.0 | mV | | CLIB | Current Limit Input Bias Current | $R_L = 1 \text{ k}\Omega$ | -0.5<br><b>-0.8</b> | -0.2 | | μΑ | | | CL<br>CMRR | Current Limit Common Mode<br>Rejection Ratio | $R_L = 1 \text{ k}\Omega$ , GND = -13 to + | 14V | 60<br><b>56</b> | 69 | | dB | $V_{IN}$ = + or -4V at $T_J$ = -40°C. For the condition where the $C_L$ pin is left open the output current should not be continuous, but instead, should be limited to low duty cycle pulse mode such that the RMS output current is less than or equal to 300 mA. ### ±5V Electrical Characteristics The following specifications apply for Supply Voltage = $\pm 5V$ , $V_{CM} = 0$ , $R_L \ge 100 \text{ k}\Omega$ and $R_S = 50\Omega$ , $C_L$ Open, unless otherwise noted. **Boldface** limits apply for $T_A = T_{J} = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_{J} = 25^{\circ}\text{C}$ . | Symbol | Parameter | Condition | ons | Min | Тур | Max | Units | |-------------------|----------------------------------------|------------------------------------------------------------------------------|-----------------------------------|---------------------|---------------------|---------------------|-------| | $A_V$ | Voltage Gain | $R_L = 1 \text{ k}\Omega, V_{IN} = \pm 3V$ | | 0.99<br><b>0.98</b> | 0.994 | | | | | | $R_L = 50\Omega$ , $V_{IN} = \pm 3V$ | | 0.86<br><b>0.84</b> | 0.92 | | V/V | | V <sub>OS</sub> | Offset Voltage | $R_L = 1 \text{ k}\Omega, R_S = 0V$ | | | ±2.5 | ±35<br><b>±50</b> | mV | | l <sub>B</sub> | Input Bias Current | $V_{IN} = 0V$ , $R_L = 1 k\Omega$ , $R_S = 0$ | OV | | ±2 | ±15<br><b>±17</b> | μA | | R <sub>IN</sub> | Input Resistance | $R_L = 50\Omega$ | | | 250 | | kΩ | | C <sub>IN</sub> | Input Capacitance | | | | 3.5 | | pF | | Ro | Output Resistance | $I_{OUT} = \pm 10 \text{ mA}$ | | | 5 | | Ω | | I <sub>S</sub> | Power Supply Current | $R_L = \infty$ , $V_{IN} = 0V$ | | | 10 | 13.5<br><b>14.7</b> | mA | | | | | 750 μA into CL Pin | | 14 | 17.5<br><b>19.5</b> | | | V <sub>O</sub> 1 | Positive Output Swing | $I_O = 300$ mA, $R_S = 0$ V, $V_{IN}$ | = ±V <sub>S</sub> | 1.3<br><b>0.9</b> | 1.9 | | V | | | Negative Output Swing | $I_O = 300$ mA, $R_S = 0$ V, $V_{IN}$ | = ±V <sub>S</sub> | | -1.3 | -0.5<br><b>-0.1</b> | V | | V <sub>O</sub> 2 | Positive Output Swing | $R_L = 1 \text{ k}\Omega, R_S = 0\text{V}, V_{IN} = 0$ | ±V <sub>S</sub> | 3.2<br><b>2.9</b> | 3.5 | | V | | | Negative Output Swing | $R_L = 1 \text{ k}\Omega, R_S = 0\text{V}, V_{IN} = 0$ | | -3.5 | -3.1<br><b>-2.9</b> | V | | | V <sub>O</sub> 3 | Positive Output Swing | $R_L = 50\Omega$ , $R_S = 0V$ , $V_{IN} = \pm$ | eV <sub>S</sub> | 2.8<br><b>2.5</b> | 3.1 | | V | | | Negative Output Swing | $R_L = 50\Omega$ , $R_S = 0V$ , $V_{IN} = \pm$ | eV <sub>S</sub> | | -3.0 | -2.6<br><b>-2.4</b> | V | | PSSR | Power Supply Rejection Ratio | $R_L = 1 \text{ k}\Omega, V_{IN} = 0,$<br>$V_S = \pm 5V \text{ to } \pm 15V$ | Positive | 58<br><b>54</b> | 66 | | | | | | | Negative | 58<br><b>54</b> | 64 | | dB | | I <sub>SC</sub> 1 | Output Short Circuit Current | $V_O = 0V$ , Program Current into $C_L = 25 \mu A$ | Sourcing<br>V <sub>IN</sub> = +3V | 4.5<br><b>4.5</b> | 9 | 14.0<br><b>15.5</b> | | | | | | Sinking<br>V <sub>IN</sub> = −3V | 4.5<br><b>4.5</b> | 9 | 14.0<br><b>15.5</b> | A | | | | $V_O = 0V$ , Program Current into $C_L = 750 \mu A$ | Sourcing<br>V <sub>IN</sub> = +3V | 275<br><b>270</b> | 290 | 305<br><b>320</b> | mA | | | | | Sinking<br>V <sub>IN</sub> = −3V | 275<br><b>270</b> | 290 | 310<br><b>320</b> | | | l <sub>SC</sub> 2 | Output Short Circuit Current<br>Source | $R_S = 0V, V_{IN} = +3V^{(1)(2)}$ | | 300 | 470 | | mA | | | Output Short Circuit Current Sink | $R_S = 0V, V_{IN} = -3V^{(1)(2)}$ | | 300 | 400 | | | | SR | Slew Rate | $V_{IN} = \pm 2 V_{PP}, R_L = 1 k\Omega$ | | | 450 | | V/µs | | | | $V_{IN} = \pm 2 V_{PP}, R_L = 50\Omega$ | | | 210 | | v/µS | | BW | −3 dB Bandwidth | $V_{IN} = \pm 20 \text{ mV}_{PP}, R_L = 50\Omega$ | | | 90 | | MHz | | LSBW | Large Signal Bandwidth | $V_{IN} = 2 V_{PP}, R_L = 50\Omega$ | | | 39 | | MHz | | T <sub>SD</sub> | Thermal Shutdown | Temperature | | | 170 | | °C | | | | | | 10 | | | | <sup>(1)</sup> For the condition where the C<sub>L</sub> pin is left open the output current should not be continuous, but instead, should be limited to low duty cycle pulse mode such that the RMS output current is less than or equal to 300 mA. Submit Documentation Feedback <sup>(2)</sup> $V_{IN} = + \text{ or } -4V \text{ at } T_J = -40^{\circ}C.$ # ±5V Electrical Characteristics (continued) The following specifications apply for Supply Voltage = $\pm 5V$ , $V_{CM} = 0$ , $R_L \ge 100$ k $\Omega$ and $R_S = 50\Omega$ , $C_L$ Open, unless otherwise noted. **Boldface** limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}C$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|----------------------------------------------|--------------------------------------------------------------|---------------------|------|-------------------|-------| | CLV <sub>OS</sub> | Current Limit Input Offset<br>Voltage | $R_L = 1 \text{ k}\Omega, \text{ GND} = 0 \text{V}$ | | 2.7 | +5<br><b>±5.0</b> | mV | | CLI <sub>B</sub> | Current Limit Input Bias Current | $R_L = 1 \text{ k}\Omega, C_L = 0V$ | -0.5<br><b>-0.6</b> | -0.2 | | μΑ | | CL<br>CMRR | Current Limit Common Mode<br>Rejection Ratio | $R_L = 1 \text{ k}\Omega, \text{ GND} = -3V \text{ to } +4V$ | 60<br><b>56</b> | 65 | | dB | ## **Typical Performance Characteristics** ### Input Offset Voltage of Amplifier Submit Documentation Feedback ### Large Signal Step Response—Leading Edge #### TIME (5 ns/DIV) ## Large Signal Step Response — Trailing Edge TIME (5 ns/DIV) TIME (20 IIS/DIV) ### Large Signal Step Response—Leading Edge TIME (5 ns/DIV) ### Large Signal Step Response — Trailing Edge TIME (5 ns/DIV) #### Large Signal Step Response TIME (20 ns/DIV) ### Large Signal Step Response TIME (20 ns/DIV) Submit Documentation Feedback #### Harmonic Distortion with $50\Omega$ Load # Gain ### Harmonic Distortion with $100\Omega$ Load ### Noise ### Gain # Output Short Circuit Current—Sinking vs. # Output Short Circuit Current—Sinking vs. Program Current # Output Short Circuit Current—Sourcing vs. # Output Short Circuit Current—Sourcing vs. Positive Output Swing vs. ### **Negative Output Swing** # Output Short Circuit Current—Sinking vs. Supply Voltage # Positive Output Swing # Output Short Circuit Current—Sourcing vs. # **Positive Output Swing** Submit Documentation Feedback # **Negative Output Swing** # Input Offset Voltage of Amplifier vs. Common Mode Voltage # **Negative Output Swing** # Input Offset Voltage of Amplifier vs. ### Input Bias Current of Amplifier Input Offset Voltage of V/I Section vs. Common Mode Voltage ### **Application Hints** #### **BUFFERS** Buffers are often called voltage followers because they have largely unity voltage gain, thus the name has generally come to mean a device that supplies current gain but no voltage gain. Buffers serve in applications requiring isolation of source and load, i.e., high input impedance, low output impedance (high output current drive). In addition, they offer gain flatness and wide bandwidth. Most operational amplifiers, that meet the other given requirements in a particular application, can be configured as buffers, though they are generally more complex and are, by and large, not optimized for unity gain operation. The commercial buffer is a cost effective substitute for an op amp. Buffers serve several useful functions, either in tandem with op amps or in standalone applications. As mentioned, their primary function is to isolate a high impedance source from a low impedance load, since a high Z source can't supply the needed current to the load. For example, in the case where the signal source to an analog to digital converter is a sensor, it is recommended that the sensor be isolated from the A/D converter. The use of a buffer ensures a low output impedance and delivery of a stable output to the converter. In A/D converter applications buffers need to drive varying and complex reactive loads. Buffers come in two flavors: Open Loop and Closed Loop. While sacrificing the precision of some DC characteristics, and generally displaying poorer gain linearity, open loop buffers offer lower cost and increased bandwidth, along with less phase shift and propagation delay than do closed loop buffers. The LMH6321 is of the open loop variety. Figure 3 shows a simplified diagram of the LMH6321 topology, revealing the open loop complementary follower design approach. Figure 4 shows the LMH6321 in a typical application, in this case, a $50\Omega$ coaxial cable driver. Figure 3. Simplified Schematic Submit Documentation Feedback Copyright © 2006–2007, Texas Instruments Incorporated #### **SUPPLY BYPASSING** The method of supply bypassing is not critical for frequency stability of the buffer, and, for light loads, capacitor values in the neighborhood of 1 nF to 10 nF are adequate. However, under fast slewing and large loads, large transient currents are demanded of the power supplies, and when combined with any significant wiring inductance, these currents can produce voltage transients. For example, the LMH6321 can slew typically at 1000 V/ $\mu$ s. Therefore, under a 50 $\Omega$ load condition the load can demand current at a rate, di/dt, of 20 A/ $\mu$ s. This current flowing in an inductance of 50 nH (approximately 1.5" of 22 gage wire) will produce a 1V transient. Thus, it is recommended that solid tantalum capacitors of 5 $\mu$ F to 10 $\mu$ F, in parallel with a ceramic 0.1 $\mu$ F capacitor be added as close as possible to the device supply pins. Figure 4. 50Ω Coaxial Cable Driver with Dual Supplies For values of capacitors in the 10 $\mu$ F to 100 $\mu$ F range, ceramics are usually larger and more costly than tantalums but give superior AC performance for bypassing high frequency noise because of their very low ESR (typically less than 10 M $\Omega$ ) and low ESL. ### **LOAD IMPEDANCE** The LMH6321 is stable under any capacitive load when driven by a $50\Omega$ source. As shown by the Overshoot vs. Capacitive Load graph in the Typical Performance Characteristics, worst case overshoot is for a purely capacitive load of about 1 nF. Shunting the load capacitance with a resistor will reduce the overshoot. #### SOURCE INDUCTANCE Like any high frequency buffer, the LMH6321 can oscillate with high values of source inductance. The worst case condition occurs with no input resistor, and a purely capacitive load of 50 pF, where up to 100 nH of source inductance can be tolerated. With a $50\Omega$ load, this goes up to 200 nH. However, a $100\Omega$ resistor placed in series with the buffer input will ensure stability with a source inductances up to 400 nH with any load. ### **OVERVOLTAGE PROTECTION** (Refer to the simplified schematic in Figure 3). If the input-to-output differential voltage were allowed to exceed the Absolute Maximum Rating of 5V, an internal diode clamp would turn on and divert the current around the compound emitter followers of Q1/Q3 (D1 - D11 for positive input), or around Q2/Q4 (D2 - D12 for negative inputs). Without this clamp, the input transistors Q1 - Q4 would zener, thereby damaging the buffer. To limit the current through this clamp, a series resistor should be added to the buffer input (see R<sub>1</sub> in Figure 4). Although the allowed current in the clamp can be as high as 5 mA, which would suggest a 2 k $\Omega$ resistor from a 15V source, it is recommended that the current be limited to about 1 mA, hence the 10 k $\Omega$ shown. The reason for this larger resistor is explained in the following: One way that the input/output voltage differential can exceed the Abs Max value is under a short circuit condition to ground while driving the input with up to $\pm 15$ V. However, in the LMH6321 the maximum output current is set by the programmable Current Limit pin (C<sub>L</sub>). The value set by this pin is guaranteed to be accurate to 5 mA $\pm 5$ %. If the input/output differential exceeds 5V while the output is trying to supply the maximum set current to a shorted condition or to a very low resistance load, a portion of that current will flow through the clamp diodes, thus creating an error in the total load current. If the input resistor is too low, the error current can exceed the 5 mA $\pm 5$ % budget. #### **BANDWIDTH AND STABILITY** As can be seen in the schematic of Figure 4, a small capacitor is inserted in parallel with the series input resistors. The reason for this is to compensate for the natural band-limiting effect of the 1st order filter formed by this resistor and the input capacitance of the buffer. With a typical $C_{IN}$ of 3.5 pF (Figure 4), a pole is created at $$fp2 = 1/(2\pi R_1 C_{IN}) = 4.5 \text{ MHz}$$ (1) This will band-limit the buffer and produce further phase lag. If used in an op amp-loop application with an amplifier that has the same order of magnitude of unity gain crossing as fp2, this additional phase lag will produce oscillation. The solution is to add a small feed-forward capacitor (phase lead) around the input resistor, as shown in Figure 4. The value of this capacitor is not critical but should be such that the time constant formed by it and the input resistor that it is in parallel with $(R_{IN})$ be at least five times the time constant of $R_{IN}C_{IN}$ . Therefore, $$C_1 = (5R_{IN}/R_1)(C_{IN})$$ (2) from the Electrical Characteristics, $R_{IN}$ is 250 k $\Omega$ . In the case of the example in Figure 4, $R_{IN}C_{IN}$ produces a time-constant of 870 ns, so $C_1$ should be chosen to be a minimum of 4.4 $\mu$ s, or 438 pF. The value of $C_1$ (1000 pF) shown in Figure 4 gives 10 $\mu$ s. #### **OUTPUT CURRENT AND SHORT CIRCUIT PROTECTION** The LMH6321 is designed to deliver a maximum continuous output current of 300 mA. However, the maximum available current, set by internal circuitry, is about 700 mA at room temperature. The output current is programmable up to 300 mA by a single external resistor and voltage source. The LMH6321 is not designed to safely output 700 mA continuously and should not be used this way. However, the available maximum continuous current will likely be limited by the particular application and by the package type chosen, which together set the thermal conditions for the buffer (see Thermal Management section) and could require less than 300 mA. The programming of both the sourcing and sinking currents into the load is accomplished with a single resistor. Figure 5 shows a simplified diagram of the V to I converter and $I_{SC}$ protection circuitry that, together, perform this task. Referring to Figure 5, the two simplified functional blocks, labeled V/I Converter and Short Circuit Protection, comprise the circuitry of the Current Limit Control. The V/I converter consists of error amplifier A1 driving two PNP transistors in a Darlington configuration. The two input connections to this amplifier are $V_{CL}$ (inverting input) and GND (non-inverting input). If GND is connected to zero volts, then the high open loop gain of A1, as well as the feedback through the Darlington, will force $C_L$ , and thus one end $R_{EXT}$ to be at zero volts also. Therefore, a voltage applied to the other end of $R_{EXT}$ will force a current $$I_{EXT} = V_{PROG}/R_{EXT}$$ (3) into this pin. Via this pin, $I_{OUT}$ is programmable from 10 mA to 300 mA by setting $I_{EXT}$ from 25 $\mu$ A to 750 $\mu$ A by means of a fixed $R_{EXT}$ of 10 k $\Omega$ and making $V_{CL}$ variable from 0.25V to 7.5V. Thus, an input voltage $V_{CL}$ is converted to a current $I_{EXT}$ . This current is the output from the V/I converter. It is gained up by a factor of two and sent to the Short Circuit Protection block as $I_{PROG}$ . $I_{PROG}$ sets a voltage drop across $R_{SC}$ which is applied to the non-inverting input of error amp A2. The other input is across $R_{SENSE}$ . The current through $R_{SENSE}$ , and hence the voltage drop across it, is proportional to the load current, via the current sense transistor $Q_{SENSE}$ . The output of A2 controls the drive ( $I_{DRIVE}$ ) to the base of the NPN output transistor, Q3 which is, proportional to the amount and polarity of the voltage differential ( $V_{DIFF}$ ) between AMP2 inputs, that is, how much the voltage across $R_{SENSE}$ is greater than or less than the voltage across $R_{SC}$ . This loop gains $I_{EXT}$ up by another 200, thus $$I_{SC} = 2 \times 200 \ (I_{EXT}) = 400 \ I_{EXT}$$ (4) Copyright © 2006–2007, Texas Instruments Incorporated Therefore, combining Equations (3) and (4), and solving for $R_{\text{EXT}}$ , we get $$R_{EXT} = 400 \, V_{PROG} I_{SC} \tag{5}$$ If the $V_{CL}$ pin is left open, the output short circuit current will default to about 700 mA. At elevated temperatures this current will decrease. Only the NPN output $I_{SC}$ protection is shown. Depending on the polarity of $V_{DIFF}$ , AMP2 will turn $I_{DRIVE}$ either on or off. Figure 5. Simplified Diagram of Current Limit Control #### THERMAL MANAGEMENT #### Heatsinking For some applications, a heat sink may be required with the LMH6321. This depends on the maximum power dissipation and maximum ambient temperature of the application. To accomplish heat sinking, the tabs on TO-263 and PSOP package may be soldered to the copper plane of a PCB for heatsinking (note that these tabs are electrically connected to the most negative point in the circuit, i. e., V<sup>-</sup>). Heat escapes from the device in all directions, mainly through the mechanisms of convection to the air above it and conduction to the circuit board below it and then from the board to the air. Natural convection depends on the amount of surface area that is in contact with the air. If a conductive plate serving as a heatsink is thick enough to ensure perfect thermal conduction (heat spreading) into the far recesses of the plate, the temperature rise would be simply inversely proportional to the total exposed area. PCB copper planes are, in that sense, an aid to convection, the difference being that they are not thick enough to ensure perfect conduction. Therefore, eventually we will reach a point of diminishing returns (as seen in Figure 7). Very large increases in the copper area will produce smaller and smaller improvement in thermal resistance. This occurs, roughly, for a 1 inch square of 1 oz copper board. Some improvement continues until about 3 square inches, especially for 2 oz boards and better, but beyond that, external heatsinks are required. Ultimately, a reasonable practical value attainable for the junction to ambient thermal resistance is about 30 °C/W under zero air flow. A copper plane of appropriate size may be placed directly beneath the tab or on the other side of the board. If the conductive plane is placed on the back side of the PCB, it is recommended that thermal vias be used per JEDEC Standard JESD51-5. ### Determining Copper Area One can determine the required copper area by following a few basic guidelines: - 1. Determine the value of the circuit's power dissipation, PD - 2. Specify a maximum operating ambient temperature, $T_{A(MAX)}$ . Note that when specifying this parameter, it must be kept in mind that, because of internal temperature rise due to power dissipation, the die temperature, $T_J$ , will be higher than $T_A$ by an amount that is dependent on the thermal resistance from junction to ambient, $\theta_{JA}$ . Therefore, $T_A$ must be specified such that $T_J$ does not exceed the absolute maximum die temperature of 150°C. - 3. Specify a maximum allowable junction temperature, T<sub>J(MAX)</sub>, which is the temperature of the chip at maximum operating current. Although no strict rules exist, typically one should design for a maximum continuous junction temperature of 100°C to 130°C, but no higher than 150°C which is the absolute maximum rating for the part. - 4. Calculate the value of junction to ambient thermal resistance, $\theta_{\text{JA}}$ - 5. Choose a copper area that will guarantee the specified $T_{J(MAX)}$ for the calculated $\theta_{JA}$ . $\theta_{JA}$ as a function of copper area in square inches is shown in Figure 6. The maximum value of thermal resistance, junction to ambient $\theta_{JA}$ , is defined as: $$\theta_{JA} = (T_{J(MAX)} - T_{A(MAX)}) / P_{D(MAX)}$$ (6) where: $T_{J(MAX)}$ = the maximum recommended junction temperature $T_{A(MAX)}$ = the maximum ambient temperature in the user's environment P<sub>D(MAX)</sub> = the maximum recommended power dissipation #### NOTE The allowable thermal resistance is determined by the maximum allowable heat rise , $T_{RISE} = T_{J(MAX)}$ - $T_{A(MAX)} = (\theta_{JA}) \; (P_{D(MAX)}).$ Thus, if ambient temperature extremes force $T_{RISE}$ to exceed the design maximum, the part must be de-rated by either decreasing $P_D$ to a safe level, reducing $\theta_{JA}$ , further, or, if available, using a larger copper area. #### **Procedure** - 1. First determine the maximum power dissipated by the buffer, $P_{D(MAX)}$ . For the simple case of the buffer driving a resistive load, and assuming equal supplies, $P_{D(MAX)}$ is given by $P_{D(MAX)} = I_S (2V^+) + V^{+2}/4R_L$ where: $I_S = \text{quiescent supply current}$ - 2. Determine the maximum allowable die temperature rise, $T_{R(MAX)} = T_{J(MAX)} T_{A(MAX)} = P_{D(MAX)}\theta_{JA}$ - 3. Using the calculated value of $T_{R(MAX)}$ and $P_{D(MAX)}$ the required value for junction to ambient thermal resistance can be found: $\theta_{JA} = T_{R(MAX)}/P_{D(MAX)}$ - 4. Finally, using this value for $\theta_{JA}$ choose the minimum value of copper area from Figure 6. #### Example Assume the following conditions: $$V^+ = V^- = 15V$$ , $R_L = 50\Omega$ , $I_S = 15$ mA $T_{J(MAX)} = 125$ °C, $T_{A(MAX)} = 85$ °C. 1. From (7) $$-P_{D(MAX)} = I_S (2V^+) + V^{+2}/4R_L = (15 \text{ mA})(30V) + 225V^2/200\Omega = 1.58W$$ 2. From (8) $$-$$ T<sub>R(MAX)</sub> = 125°C - 85°C = 40°C 3. From (9) $$\theta_{JA} = 40^{\circ}C/1.58W = 25.3^{\circ}C/W$$ Examining the plot of Copper Area vs. $\theta_{JA}$ , we see that we cannot attain this low of a thermal resistance for one layer of 1 oz copper. It will be necessary to derate the part by decreasing either the ambient temperature or the power dissipation. Other solutions are to use two layers of 1 oz foil, or use 2 oz copper (see Table 1), or to provide forced air flow. One should allow about an extra 15% heat sinking capability for safety margin. Figure 6. Thermal Resistance (typ) for 7-L TO-263 Package Mounted on 1 oz. (0.036 mm) PC Board Foil Figure 7. Derating Curve for TO-263 package. No Air Flow Table 1. $\theta_{JA}$ vs. Copper Area and $P_D$ for TO-263. 1.0 oz cu Board. No Air Flow. Ambient Temperature = 24°C | Copper Area | θJA @ 1.0W<br>(°C/W) | θJA @ 2.0W<br>(°C/W) | |---------------------------------|----------------------|----------------------| | 1 Layer = 1"x2" cu Bottom | 62.4 | 54.7 | | 2 Layer = 1"x2" cu Top & Bottom | 36.4 | 32.1 | | 2 Layer = 2"x2" cu Top & Bottom | 23.5 | 22.0 | | 2 Layer = 2"x4" cu Top & Bottom | 19.8 | 17.2 | As seen in the previous example, buffer dissipation in DC circuit applications is easily computed. However, in AC circuits, signal wave shapes and the nature of the load (reactive, non-reactive) determine dissipation. Peak dissipation can be several times the average with reactive loads. It is particularly important to determine dissipation when driving large load capacitance. A selection of thermal data for the PSOP package is shown in Table 2. The table summarized $\theta_{JA}$ for both 0.5 watts and 0.75 watts. Note that the thermal resistance, for both the TO-263 and the PSOP package is lower for the higher power dissipation levels. This phenomenon is a result of the principle of Newtons Law of Cooling. Restated in term of heatsink cooling, this principle says that the rate of cooling and hence the thermal conduction, is proportional to the temperature difference between the junction and the outside environment (ambient). This difference increases with increasing power levels, thereby producing higher die temperatures with more rapid cooling. Table 2. $\theta_{JA}$ vs. Copper Area and $P_D$ for PSOP. 1.0 oz cu Board. No Airflow. Ambient Temperature = 22°C | Copper Area/Vias | θJA @ 0.5W<br>(°C/W) | θJA @ 0.75W<br>(°C/W) | |--------------------------------------------------------------------|----------------------|-----------------------| | 1 Layer = 0.05 sq. in. (Bottom) + 3 Via Pads | 141.4 | 138.2 | | 1 Layer = 0.1 sq. in. (Bottom) + 3 Via Pads | 134.4 | 131.2 | | 1 Layer = 0.25 sq. in. (Bottom) + 3 Via Pads | 115.4 | 113.9 | | 1 Layer = 0.5 sq. in. (Bottom) + 3 Via Pads | 105.4 | 104.7 | | 1 Layer = 1.0 sq. in. (Bottom) + 3 Via Pads | 100.5 | 100.2 | | 2 Layer = 0.5 sq. in. (Top)/ 0.5 sq. in. (Bottom) + 33<br>Via Pads | 93.7 | 92.5 | | 2 Layer = 1.0 sq. in. (Top)/ 1.0 sq. in. (Bottom) + 53<br>Via Pads | 82.7 | 82.2 | #### **ERROR FLAG OPERATION** The LMH6321 provides an open collector output at the EF pin that produces a low voltage when the Thermal Shutdown Protection is engaged, due to a fault condition. Under normal operation, the Error Flag pin is pulled up to V<sup>+</sup> by an external resistor. When a fault occurs, the EF pin drops to a low voltage and then returns to V<sup>+</sup> when the fault disappears. This voltage change can be used as a diagnostic signal to alert a microprocessor of a system fault condition. If the function is not used, the EF pin can be either tied to ground or left open. If this function is used, a 10 k $\Omega$ , or larger, pull-up resistor (R<sub>2</sub> in Figure 4) is recommended. The larger the resistor the lower the voltage will be at this pin under thermal shutdown. Table 3 shows some typical values of V<sub>EF</sub> for 10 k $\Omega$ and 100 k $\Omega$ . Table 3. V<sub>EF</sub> vs. R<sub>2</sub> | R <sub>2</sub> ( inFigure 4) | @ V <sup>+</sup> = 5V | @ V <sup>+</sup> = 15V | |------------------------------|-----------------------|------------------------| | 10 kΩ | 0.24V | 0.55V | | 100 ΚΩ | 0.036V | 0.072V | #### SINGLE SUPPLY OPERATION If dual supplies are used, then the GND pin can be connected to a hard ground (0V) (as shown in Figure 4). However, if only a single supply is used, this pin must be set to a voltage of one $V_{BE}$ (~0.7V) or greater, or more commonly, mid rail, by a stiff, low impedance source. This precludes applying a resistive voltage divider to the GND pin for this purpose. Figure 8 shows one way that this can be done. Figure 8. Using an Op Amp to Bias the GND Pin to 1/2 V+ for Single Supply Operation In Figure 8, the op amp circuit pre-biases the GND pin of the buffer for single supply operation. The GND pin can be driven by an op amp configured as a constant voltage source, with the output voltage set by the resistor voltage divider, $R_1$ and $R_2$ . It is recommended that These resistors be chosen so as to set the GND pin to $V^+/2$ , for maximum common mode range. #### **SLEW RATE** Slew rate is the rate of change of output voltage for large-signal step input changes. For resistive load, slew rate is limited by internal circuit capacitance and operating current (in general, the higher the operating current for a given internal capacitance, the faster is the slew rate). Figure 9 shows the slew capabilities of the LMH6321 under large signal input conditions, using a resistive load. Figure 9. Slew Rate vs. Peak-to-Peak Input Voltage However, when driving capacitive loads, the slew rate may be limited by the available peak output current according to the following expression. $$dv/dt = I_{PK}/C_L \tag{7}$$ and rapidly changing output voltages will require large output load currents. For example if the part is required to slew at 1000 V/ $\mu$ s with a load capacitance of 1 nF the current demand from the LMH6321 would be 1A. Therefore, fast slew rate is incompatible with large $C_L$ . Also, since $C_L$ is in parallel with the load, the peak current available to the load decreases as $C_L$ increases. Figure 10 illustrates the effect of the load capacitance on slew rate. Slew rate tests are specified for resistive loads and/or very small capacitive loads, otherwise the slew rate test would be a measure of the available output current. For the highest slew rate, it is obvious that stray load capacitance should be minimized. Peak output current should be kept below 500 mA. This translates to a maximum stray capacitance of 500 pF for a slew rate of 1000 V/µs. Figure 10. Slew Rate vs. Load Capacitance Submit Documentation Feedback Copyright © 2006–2007, Texas Instruments Incorporated www.ti.com 24-Jan-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | LMH6321MR | ACTIVE | SO PowerPAD | DDA | 8 | 95 | TBD | CU SNPB | Level-3-260C-168 HR | -40 to 125 | LMH63<br>21MR | Samples | | LMH6321MR/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 125 | LMH63<br>21MR | Samples | | LMH6321MRX | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | TBD | CU SNPB | Level-3-260C-168 HR | -40 to 125 | LMH63<br>21MR | Samples | | LMH6321MRX/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 125 | LMH63<br>21MR | Samples | | LMH6321TS | ACTIVE | DDPAK | KTW | 7 | 45 | TBD | CU SNPB | Level-3-235C-168 HR | -40 to 125 | LMH6321TS | Samples | | LMH6321TS/NOPB | ACTIVE | DDPAK | KTW | 7 | 45 | Pb-Free (RoHS<br>Exempt) | CU SN | Level-3-245C-168 HR | -40 to 125 | LMH6321TS | Samples | | LMH6321TSX | ACTIVE | DDPAK | KTW | 7 | 500 | TBD | CU SNPB | Level-3-235C-168 HR | -40 to 125 | LMH6321TS | Samples | | LMH6321TSX/NOPB | ACTIVE | DDPAK | KTW | 7 | 500 | Pb-Free (RoHS<br>Exempt) | CU SN | Level-3-245C-168 HR | -40 to 125 | LMH6321TS | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder humps used between the die and package, or 2) lead-based die adhesive used between **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. # **PACKAGE OPTION ADDENDUM** 24-Jan-2013 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 26-Jan-2013 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMH6321MRX | SO<br>Power<br>PAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMH6321MRX/NOPB | SO<br>Power<br>PAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMH6321TSX | DDPAK | KTW | 7 | 500 | 330.0 | 24.4 | 10.75 | 14.85 | 5.0 | 16.0 | 24.0 | Q2 | | LMH6321TSX/NOPB | DDPAK | KTW | 7 | 500 | 330.0 | 24.4 | 10.75 | 14.85 | 5.0 | 16.0 | 24.0 | Q2 | www.ti.com 26-Jan-2013 \*All dimensions are nominal | 7 III dillionorio di Caronina | | | | | | | | |-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | LMH6321MRX | SO PowerPAD | DDA | 8 | 2500 | 358.0 | 343.0 | 63.0 | | LMH6321MRX/NOPB | SO PowerPAD | DDA | 8 | 2500 | 358.0 | 343.0 | 63.0 | | LMH6321TSX | DDPAK | KTW | 7 | 500 | 358.0 | 343.0 | 63.0 | | LMH6321TSX/NOPB | DDPAK | KTW | 7 | 500 | 358.0 | 343.0 | 63.0 | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>