

# LMH6570 2:1 High Speed Video Multiplexer

Check for Samples: LMH6570

#### **FEATURES**

- 500 MHz, 500 mV<sub>PP</sub>, -3 dB bandwidth,  $A_V=2$
- 400 MHz, 2V<sub>PP</sub>, −3 dB bandwidth, A<sub>V</sub>=2
- · 8 ns channel switching time
- 70 dB channel to channel isolation @ 10 MHz
- 0.02%, 0.05° diff. gain, diff. phase
- 0.1 dB gain flatness to 150 MHz
- 2200 V/µs slew rate
- Wide supply voltage range: 6V (±3V) to 12V (±6V)

- -68 dB HD2 @ 5 MHz
- -84 dB HD3 @ 5 MHz

#### **APPLICATIONS**

- Video router
- Multi input video monitor
- Instrumentation / Test equipment
- · Receiver IF diversity switch
- Multi channel A/D driver
- Picture in Picture video switch

#### **DESCRIPTION**

The LMH $^{\text{TM}}6570$  is a high performance analog multiplexer optimized for professional grade video and other high fidelity high bandwidth analog applications. The output amplifier selects one of two buffered input signals based on the state of the SEL pin. The LMH6570 provides a 400 MHz bandwidth at 2 V<sub>PP</sub> output signal levels. Multimedia and high definition television (HDTV) applications can benefit from the LMH6570's 0.1 dB bandwidth of 150 MHz and its 2200 V/ $\mu$ s slew rate.

The LMH6570 supports composite video applications with its 0.02% and 0.05° differential gain and phase errors for NTSC and PAL video signals while driving a single, back terminated 75 $\Omega$  load. An 80 mA linear output current is available for driving multiple video load applications.

The LMH6570 gain is set by external feedback and gain set resistors for maximum flexibility.

The LMH6570 is available in the 8-pin SOIC package.

#### **Connection Diagram**



Figure 1. 8-Pin SOIC Top View

**Table 1. Truth Table** 

| SEL | SD | OUTPUT          |
|-----|----|-----------------|
| 1   | 0  | IN1 * (1+RF/RG) |
| 0   | 0  | IN0 * (1+RF/RG) |
| X   | 1  | Shutdown        |

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LMH is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| , 10001010a.x                                                                                        |                         |
|------------------------------------------------------------------------------------------------------|-------------------------|
| ESD Tolerance                                                                                        | (2)                     |
| Human Body Model                                                                                     | 2000V                   |
| Machine Model                                                                                        | 200V                    |
| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> )                                                    | 13.2V                   |
| I <sub>OUT</sub> <sup>(3)</sup>                                                                      | 130 mA                  |
| Signal & Logic Input Pin Voltage                                                                     | ±(V <sub>S</sub> +0.6V) |
| Signal & Logic Input Pin Current                                                                     | ±20 mA                  |
| Maximum Junction Temperature                                                                         | +150°C                  |
| Storage Temperature Range                                                                            | −65°C to +150°C         |
| Soldering Information See product folder at www.ti.com and www.ti.com/lit/an/snoa549c /snoa549c.pdf. |                         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.
- (2) Human Body model, 1.5kΩ in series with 100 pF. Machine model, 0Ω In series with 200 pF
- (3) The maximum output current (I<sub>OUT</sub>) is determined by the device power dissipation limitations (The junction temperature cannot be allowed to exceed 150°C). See the Power Dissipation section of the Application Section for more details. A short circuit condition should be limited to 5 seconds or less.

## Operating Ratings (1)

| <u>-  </u>            |                    |                    |
|-----------------------|--------------------|--------------------|
| Operating Temperature | -40 °C to 85 °C    |                    |
| Supply Voltage Range  | 6V to 12V          |                    |
| Thermal Resistance    | ·                  |                    |
| Package               | (θ <sub>JA</sub> ) | (θ <sub>JC</sub> ) |
| 8-Pin SOIC            | 150°C/W            | 50°C/W             |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.



#### ±5V Electrical Characteristics

 $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_F = 576\Omega$ ,  $A_V = 2$  V/V,  $T_J = 25$  °C, Unless otherwise specified. **Bold** numbers specify limits at temperature extremes.

| Symbol     | Parameter                                      | Conditions <sup>(1)</sup>                      |                                             | <b>Typ</b> (3) | Max<br>(2)        | Units  |
|------------|------------------------------------------------|------------------------------------------------|---------------------------------------------|----------------|-------------------|--------|
| Frequenc   | y Domain Performance                           |                                                |                                             | -              |                   |        |
| SSBW       | −3 dB Bandwidth                                | $V_{OUT} = 0.5 V_{PP}$                         |                                             | 500            |                   | MHz    |
| LSBW       | -3 dB Bandwidth                                | V <sub>OUT</sub> = 2 V <sub>PP</sub>           |                                             | 400            |                   | MHz    |
| .1 dBBW    | 0.1 dB Bandwidth                               | V <sub>OUT</sub> = 0.25 V <sub>PP</sub>        |                                             | 150            |                   | MHz    |
| DG         | Differential Gain                              | $R_L = 150\Omega$ , f=4.43 MHz                 |                                             | 0.02           |                   | %      |
| DP         | Differential Phase                             | $R_L = 150\Omega$ , f=4.43 MHz                 |                                             | 0.05           |                   | deg    |
| XTLK       | Channel to Channel Crosstalk                   | All Hostile, f = 5 MHz                         |                                             | -70            |                   | dBc    |
| Time Don   | nain Response                                  | ,                                              |                                             |                |                   |        |
| TRS        | Channel to Channel Switching Time              | Logic transition to 90% output                 |                                             | 8              |                   | ns     |
|            | Enable and Disable Times                       | Logic transition to 90% or 10% output.         |                                             | 10             |                   | ns     |
| TRL        | Rise and Fall Time                             | 4V Step                                        |                                             | 2.4            |                   | ns     |
| TSS        | Settling Time to 0.05%                         | 2V Step                                        |                                             | 17             |                   | ns     |
| OS         | Overshoot                                      | 2V Step                                        |                                             | 5              |                   | %      |
| SR         | Slew Rate                                      | 4V Step, <sup>(4)</sup>                        |                                             | 2200           |                   | V/µs   |
| Distortion |                                                |                                                |                                             | *              |                   | !      |
| HD2        | 2 <sup>nd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 5 MHz                      |                                             | -68            |                   | dBc    |
| HD3        | 3 <sup>rd</sup> Harmonic Distortion            | 2 V <sub>PP</sub> , 5 MHz                      |                                             | -84            |                   | dBc    |
| IMD        | 3 <sup>rd</sup> Order Intermodulation Products | 10 MHz, Two tones 2 Vpp at output              |                                             | -80            |                   | dBc    |
| Equivalen  | t Input Noise                                  |                                                |                                             |                |                   |        |
| VN         | Voltage                                        | >1 MHz, Input Referred                         |                                             | 5              |                   | nV√Hz  |
| ICN        | Current                                        | >1 MHz, Input Referred                         |                                             | 5              |                   | pA/√Hz |
| Static, DC | Performance                                    |                                                |                                             |                |                   |        |
| CHGM       | Channel to Channel Gain Difference             | DC, Difference in gain between channels        |                                             | ±0.005         | ±0.034<br>±0.036  | %      |
| VIO        | Input Offset Voltage                           | V <sub>IN</sub> = 0V                           |                                             | 1              | ±15<br><b>±21</b> | mV     |
| DVIO       | Offset Voltage Drift (5)                       |                                                |                                             | 30             |                   | μV/°C  |
| IBN        | Input Bias Current (6)                         | $V_{IN} = 0V$                                  |                                             | -3             | ±8<br>±10         | μА     |
| DIBN       | Bias Current Drift (5)                         |                                                |                                             | 11             |                   | nA/°C  |
| IBI        | Inverting Input Bias Current (6)               | Pin 8, Feedback point,<br>V <sub>IN</sub> = 0V | -3 ±18 ±22                                  |                |                   | uA     |
| PSRR       | Power Supply Rejection Ratio                   | DC, Input referred                             | 48 50<br><b>46</b>                          |                | dB                |        |
| ICC        | Supply Current                                 | No Load, Shutdown Pin (SD) > 0.8V              | pad, Shutdown Pin (SD) > 0.8V 13.8 15<br>16 |                | mA                |        |
|            | Supply Current Shutdown                        | Shutdown Pin (SD) > 2V                         |                                             | 1.1            | 1.3<br><b>1.4</b> | mA     |
| VIH        | Logic High Threshold                           | Select Pin & Shutdown pin (SEL, SD)            | 2.0                                         |                |                   | V      |
| VIL        | Logic Low Threshold                            | Select Pin & Shutdown pin (SEL, SD)            |                                             |                | 0.8               | V      |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>. See Applications Section for information on temperature de-rating of this device. Min/Max ratings are based on product testing, characterization and simulation. Individual parameters are tested as noted.

Product Folder Links: LMH6570

Submit Documentation Feedback

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

<sup>(3)</sup> Typical numbers are the most likely parametric norm.

<sup>(4)</sup> Slew Rate is the average of the rising and falling edges.

<sup>(5)</sup> Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

<sup>(6)</sup> Positive Value is current into device.



# ±5V Electrical Characteristics (continued)

 $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_F = 576\Omega$ ,  $A_V = 2$  V/V,  $T_J = 25$  °C, Unless otherwise specified. **Bold** numbers specify limits at temperature extremes.

| Symbol    | Parameter                            | Conditions (1)                                          | Min<br>(2)               | <b>Typ</b> (3) | Max<br>(2)      | Units |
|-----------|--------------------------------------|---------------------------------------------------------|--------------------------|----------------|-----------------|-------|
| liL       | Logic Pin Input Current Low (6)      | Logic Input = 0V Select Pin & Shutdown pin (SEL, SD)    | -8<br>-10                |                |                 | μA    |
| liH       | Logic Pin Input Current High (6)     | Logic Input = 5.0V, Select Pin & Shutdown pin (SEL, SD) |                          | 57             | 68<br><b>75</b> | μΑ    |
| Miscellan | eous Performance                     |                                                         |                          |                |                 |       |
| RIN+      | Input Resistance                     |                                                         |                          | 5              |                 | kΩ    |
| CIN       | Input Capacitance                    |                                                         |                          | 0.8            |                 | pF    |
| ROUT      | Output Resistance                    | Output Active, (SD < 0.8V)                              |                          | 0.04           |                 | Ω     |
| ROUT      | Output Resistance                    | Output Disabled, (SD > 2V)                              |                          | 3000           |                 | Ω     |
| COUT      | Output Capacitance                   | Output Disabled, (SD > 2V)                              |                          | 3.1            |                 | pF    |
| VO        | Output Voltage Range                 | No Load                                                 | ±3.51<br>±3.50           | ±3.7           |                 | V     |
| VOL       |                                      | $R_L = 100\Omega$                                       | ±3.16<br>±3.15           | ±3.5           |                 | V     |
| CMIR      | Input Voltage Range                  |                                                         | ±2.5                     | ±2.6           |                 | V     |
| Ю         | Linear Output Current (6)            | $V_{IN} = 0V$ ,                                         | +60<br>-70<br><b>±55</b> | ±80            |                 | mA    |
| ISC       | Short Circuit Current <sup>(7)</sup> | V <sub>IN</sub> = ±2V, Output shorted to ground         |                          | ±230           |                 | mA    |

<sup>(7)</sup> The maximum output current (I<sub>OUT</sub>) is determined by the device power dissipation limitations (The junction temperature cannot be allowed to exceed 150°C). See the Power Dissipation section of the Application Section for more details. A short circuit condition should be limited to 5 seconds or less.



#### ±3.3V Electrical Characteristics

 $V_S = \pm 3.3 \text{V}$ ,  $R_L = 100 \Omega$ ,  $R_F = 576 \Omega$ ,  $A_V = 2 \text{ V/V}$ ; Unless otherwise specified.

| Symbol     | Parameter                           | Parameter Conditions (1)                                        |  | <b>Typ</b> (3) | Max<br>(2) | Units |
|------------|-------------------------------------|-----------------------------------------------------------------|--|----------------|------------|-------|
| Frequency  | Domain Performance                  |                                                                 |  | 1              |            |       |
| SSBW       | -3 dB Bandwidth                     | $V_{OUT} = 0.5 V_{PP}$                                          |  | 475            |            | MHz   |
| LSBW       | -3 dB Bandwidth                     | $V_{OUT} = 2.0 V_{PP}$                                          |  | 375            |            | MHz   |
| 0.1 dBBW   | 0.1 dB Bandwidth                    | $V_{OUT} = 0.5 V_{PP}$                                          |  | 100            |            | MHz   |
| GFP        | Peaking                             | DC to 200 MHz                                                   |  | 0.4            |            | dB    |
| XTLK       | Channel to Channel Crosstalk        | All Hostile, f = 5 MHz                                          |  | -70            |            | dBc   |
| Time Doma  | ain Response                        |                                                                 |  |                |            |       |
| TRL        | Rise and Fall Time                  | 2V Step                                                         |  | 2              |            | ns    |
| TSS        | Settling Time to 0.05%              | 2V Step                                                         |  |                |            |       |
| os         | Overshoot                           | 2V Step                                                         |  | 5              |            | %     |
| SR         | Slew Rate                           | 2V Step                                                         |  | 1400           |            | V/µs  |
| Distortion |                                     |                                                                 |  | •              |            | !     |
| HD2        | 2 <sup>nd</sup> Harmonic Distortion | 2 V <sub>PP</sub> , 10 MHz                                      |  | -67            |            | dBc   |
| HD3        | 3 <sup>rd</sup> Harmonic Distortion | 2 V <sub>PP</sub> , 10 MHz                                      |  | -87            |            | dBc   |
| Static, DC | Performance                         |                                                                 |  |                |            |       |
| VIO        | Input Offset Voltage                | $V_{IN} = 0V$                                                   |  | 1              |            | mV    |
| IBN        | Input Bias Current (4)              | $V_{IN} = 0V$                                                   |  | -3             |            | μA    |
| PSRR       | Power Supply Rejection Ratio        | DC, Input Referred                                              |  | 49             |            | dB    |
| ICC        | Supply Current                      | No Load                                                         |  | 12.5           |            | mA    |
| VIH        | Logic High Threshold                | Select Pin & Shutdown pin (SEL, SD), VIH ≅V+ * 0.4              |  | 1.3            |            | V     |
| VIL        | Logic Low Threshold                 | Select Pin & Shutdown pin (SEL, SD), VIL ≅V <sup>+</sup> * 0.12 |  | 0.4            |            | V     |
| Miscellane | ous Performance                     |                                                                 |  |                |            |       |
| RIN+       | Input Resistance                    |                                                                 |  | 5              |            | kΩ    |
| CIN        | Input Capacitance                   |                                                                 |  | 0.8            |            | pF    |
| ROUT       | Output Resistance                   |                                                                 |  | 0.06           |            | Ω     |
| VO         | Output Voltage Range                | No Load                                                         |  | ±2             |            | V     |
| VOL        |                                     | $R_L = 100\Omega$                                               |  | ±1.8           | -          | V     |
| CMIR       | Input Voltage Range                 |                                                                 |  | ±1.2           |            | V     |
| Ю          | Linear Output Current (5)           | V <sub>IN</sub> = 0V                                            |  | ±60            |            | mA    |
| ISC        | Short Circuit Current (5)           | $V_{IN} = \pm 1V$ , Output shorted to ground                    |  | ±150           |            | mA    |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>. See Applications Section for information on temperature de-rating of this device. Min/Max ratings are based on product testing, characterization and simulation. Individual parameters are tested as noted.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

<sup>(3)</sup> Typical numbers are the most likely parametric norm.

<sup>(4)</sup> Positive Value is current into device.

<sup>(5)</sup> The maximum output current (I<sub>OUT</sub>) is determined by the device power dissipation limitations (The junction temperature cannot be allowed to exceed 150°C). See the Power Dissipation section of the Application Section for more details. A short circuit condition should be limited to 5 seconds or less.



## **Typical Performance Characteristics**

 $\rm V_s=\pm5V,\,R_L=100\Omega,\,A_V\!\!=\!\!2,\,R_F\!\!=\!\!R_G\!\!=\!\!576\Omega;$  unless otherwise specified.



# Frequency Response vs.



#### Suggested Value of R<sub>F</sub>



# Frequency Response vs.



# Suggested R<sub>OUT</sub> vs.



# Pulse Response 4V<sub>PP</sub>



Submit Documentation Feedback



# **Typical Performance Characteristics (continued)**

 $V_s = \pm 5V$ ,  $R_L = 100\Omega$ ,  $A_V = 2$ ,  $R_F = R_G = 576\Omega$ ; unless otherwise specified.







#### PSRR vs.



# Pulse Response 2V<sub>PP</sub>



#### **Closed Loop Output Impedance**



### **Channel Switching**





# **Typical Performance Characteristics (continued)**

 $V_s = \pm 5V$ ,  $R_L = 100\Omega$ ,  $A_V = 2$ ,  $R_F = R_G = 576\Omega$ ; unless otherwise specified.













Submit Documentation Feedback



# **Typical Performance Characteristics (continued)**

 $V_s = \pm 5V$ ,  $R_L = 100\Omega$ ,  $A_V = 2$ ,  $R_F = R_G = 576\Omega$ ; unless otherwise specified.















#### **Application Notes**

#### **GENERAL INFORMATION**



Figure 2. Typical Application

The LMH6570 is a high-speed 2:1 analog multiplexer, optimized for very high speed and low distortion. With selectable gain and excellent AC performance, the LMH6570 is ideally suited for switching high resolution, presentation grade video signals. The LMH6570 has no internal ground reference. Single or split supply configurations are both possible, however, all logic functions are referenced to the mid supply point. The LMH6570 features very high speed channel switching and disable times. When disabled the LMH6570 output is high impedance making MUX expansion possible by combining multiple devices. See "Multiplexer Expansion" section below. The LMH6570 SEL defaults to logic low (IN0 active). The default state for the SD pin is also logic low (device enabled). Both pins can be left floating if the default state is desired.

#### **VIDEO PERFORMANCE**

The LMH6570 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. Best performance will be obtained with back-terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier output stage. Figure 2 shows a typical configuration for driving a  $75\Omega$  cable. The output buffer is configured for a gain of 2, so using back terminated loads will give a net gain of 1.



#### FEEDBACK RESISTOR SELECTION



Figure 3. Suggested R<sub>F</sub> vs. Gain

The LMH6570 has a current feedback output buffer with gain determined by external feedback ( $R_F$ ) and gain set ( $R_G$ ) resistors. With current feedback amplifiers, the closed loop frequency response is a function of  $R_F$ . For a gain of 2 V/V, the recommended value of  $R_F$  is 576 $\Omega$ . For other gains see the chart "Suggested  $R_F$  vs Gain". Generally, lowering  $R_F$  from the recommended value will peak the frequency response and extend the bandwidth while increasing the value of  $R_F$  will cause the frequency response to roll off faster. Reducing the value of  $R_F$  too far below the recommended value will cause overshoot, ringing and, eventually, oscillation.

Since all applications are slightly different it is worth some experimentation to find the optimal  $R_F$  for a given circuit. For more information see Application Note OA-13 which describes the relationship between  $R_F$  and closed-loop frequency response for current feedback operational amplifiers. The impedance looking into pin 8 is approximately  $20\Omega$ . This allows for good bandwidth at gains up to 10 V/V. When used with gains over 10 V/V, the LMH6570 will exhibit a "gain bandwidth product" similar to a typical voltage feedback amplifier. For gains of over 10 V/V consider selecting a high performance video amplifier like the LMH6720 to provide additional gain.

#### **MULTIPLEXER EXPANSION**

With the SHUTDOWN pin putting the output stage into a high impedance state, several LMH6570's can be tied together to form a larger input MUX. However, there is a loading effect on the active output caused by the unselected devices. The circuit in Figure 4 shows how to compensate for this effect. For the 8:1 MUX function shown in Figure 4 below the gain error would be about 0.7% or -0.06dB. In the circuit in Figure 4, resistor ratios have been adjusted to compensate for this gain error. By adjusting the gain of each multiplexer circuit the error can be reduced to the tolerance of the resistors used (1% in this example).



Figure 4. Multiplexer Gain Compensation



#### **BUILDING A 4:1 MULITPLEXER**

Figure 5 shows an 4:1 MUX using two LMH6570's.



Figure 5. 4:1 MUX USING TWO LMH6570's



Figure 6. Delay Circuit Implementation

If it is important in the end application to make sure that no two inputs are presented to the output at the same time, an optional delay block can be added, to drive the SHUTDOWN pin of each device, as shown. Figure 6 shows one possible approach to this delay circuit. The delay circuit shown will delay SHUTDOWN's H to L transitions ( $R_1$  and  $C_1$  decay) but won't delay its L to H transition.  $R_2$  should be kept small compared to  $R_1$  in order to not reduce the SHUTDOWN voltage and to produce little or no delay to SHUTDOWN.

### Other Applications

The LMH6570 could support a dual antenna receiver with two physically separate antennas. Monitoring the signal strength of the active antenna and switching to the other antenna when a fade is detected is a simple way to achieve spacial diversity. This method gives about a 3dB boost in average signal strength and is the least expensive method for combining signals.



#### **DRIVING CAPACITIVE LOADS**

Capacitive output loading applications will benefit from the use of a series output resistor  $R_{\text{OUT}}$ . Figure 7 shows the use of a series output resistor,  $R_{\text{OUT}}$ , to stabilize the amplifier output under capacitive loading. Capacitive loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. The chart "Suggested  $R_{\text{OUT}}$  vs. Cap Load" gives a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for 0.5 dB or less of peaking in the frequency response. This gives a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of  $R_{\text{OUT}}$  can be reduced slightly from the recommended values.



Figure 7. Decoupling Capacitive Loads



Figure 8. Suggested R<sub>OUT</sub> vs. Capacitive Load



Figure 9. Frequency Response vs. Capacitive Load



#### LAYOUT CONSIDERATIONS

To reduce parasitic capacitances, ground and power planes should be removed near the input and output pins. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends. Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device, the smaller ceramic capacitors should be placed as close to the device as possible. In Figure 2, the capacitor between  $V^+$  and  $V^-$  is optional, but is recommended for best second harmonic distortion. Another way to enhance performance is to use pairs of  $0.01\mu F$  and  $0.1\mu F$  ceramic capacitors for each supply bypass.

#### POWER DISSIPATION

The LMH6570 is optimized for maximum speed and performance in the small form factor of the standard SOIC package. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{\text{JMAX}}$  is never exceeded due to the overall power dissipation.

Follow these steps to determine the maximum power dissipation for the LMH6570:

- 1. Calculate the quiescent (no-load) power:  $P_{AMP} = I_{CC}^* (V_S)$ , where  $V_S = V^+ V^-$ .
- 2. Calculate the RMS power dissipated in the output stage:  $P_D$  (rms) = rms (( $V_S V_{OUT}$ ) \*  $I_{OUT}$ ), where  $V_{OUT}$  and  $I_{OUT}$  are the voltage across and the current through the external load and  $V_S$  is the total supply voltage.
- 3. Calculate the total RMS power:  $P_T = P_{AMP} + P_D$ .

The maximum power that t-he LMH6570 package can dissipate at a given temperature can be derived with the following equation:

 $P_{MAX} = (150^{\circ} - T_{AMB})/\theta_{JA}$ , where  $T_{AMB} = Ambient$  temperature (°C) and  $\theta_{JA} = Thermal$  resistance, from junction to ambient, for a given package (°C/W). For the SOIC package  $\theta_{JA}$  is 150 °C/W.

#### **ESD PROTECTION**

The LMH6570 is protected against electrostatic discharge (ESD) on all pins. The LMH6570 will survive 2000V Human Body model and 200V Machine model events. Under normal operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6570 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Using the shutdown mode is one way to conserve power and still prevent unexpected operation.

Product Folder Links: *LMH6570* 

Copyright © 2005-2012, Texas Instruments Incorporated

16-Nov-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Samples          |
|------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|------------------|
|                  | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                | (Requires Login) |
| LMH6570MA        | ACTIVE | SOIC         | D       | 8    | 95          | TBD                        | CU SNPB          | Level-1-235C-UNLIM |                  |
| LMH6570MA/NOPB   | ACTIVE | SOIC         | D       | 8    | 95          | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |                  |
| LMH6570MAX       | ACTIVE | SOIC         | D       | 8    | 2500        | TBD                        | CU SNPB          | Level-1-235C-UNLIM |                  |
| LMH6570MAX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |                  |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 16-Nov-2012

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6570MAX      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6570MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 16-Nov-2012



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6570MAX      | SOIC         | D               | 8    | 2500 | 349.0       | 337.0      | 45.0        |
| LMH6570MAX/NOPB | SOIC         | D               | 8    | 2500 | 349.0       | 337.0      | 45.0        |

# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>