











SNVSAO6C - SEPTEMBER 2017-REVISED MARCH 2018

LMZM33603

# LMZM33603 4-V to 36-V Input, 3-A Step-Down DC/DC Power Module in QFN Package

#### Features

- Complete Integrated Power Solution
  - As Few as 4 External Components
  - Minimum Solution Size < 100 mm<sup>2</sup>
- 9 mm x 7 mm x 4 mm QFN Package
  - All Pins Accessible from Package Perimeter
  - Pin Compatible with 2-A LMZM33602
- Input Voltage Range: 4 V to 36 V
- Output Voltage Range:
  - 1 V to 13.5 V at 3 A
  - 1 V to 18 V at 2 A
- Efficiencies Up To 95%
- Adjustable Switching Frequency (200 kHz to 1.2 MHz)
- Allows Synchronization to an External Clock
- Power-Good Output
- Meets EN55011 Class B Radiated EMI Standards
- Operating IC Junction Range: -40°C to +125°C
- Operating Ambient Range: -40°C to +105°C
- Create a Custom Design Using the LMZM33603 With the WEBENCH® Power Designer

# Applications

- Factory and Building Automation
- Smart Grid and Energy
- Industrial
- Medical
- Defense
- **Inverted Output Applications**

## Simplified Schematic



## 3 Description

The LMZM33603 power module is an easy-to-use integrated power solution that combines a 3-A, stepdown, DC/DC converter with power MOSFETs, a shielded inductor, and passives into a low-profile package. This power solution requires as few as four external components and eliminates the loop compensation and magnetics part selection from the design process.

The 9 mm × 7 mm × 4 mm 18-pin, QFN package is easy to solder onto a printed circuit board and allows a compact, low-profile, point-of-load design. The full feature set, including power good, programmable UVLO, prebias start-up, and overcurrent and overtemperature protection, make the LMZM33603 an excellent device for powering a wide range of applications.

#### **Device Information**

| DEVICE NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |
|---------------|----------|-------------------|--|
| LMZM33603     | QFN (18) | 9.00 mm × 7.00 mm |  |



#### Safe Operating Area





# **Table of Contents**

|           | ations 1                                         |    |       |                                                 | 22   |
|-----------|--------------------------------------------------|----|-------|-------------------------------------------------|------|
|           |                                                  |    | 8.1   | Application Information                         | . 22 |
| 3 Descrii | ption 1                                          |    | 8.2   | Typical Application                             | . 22 |
|           | on History2                                      | 9  | Pow   | er Supply Recommendations                       | 25   |
|           | onfiguration and Functions                       | 10 |       | out                                             |      |
|           | ications4                                        |    | 10.1  | Layout Guidelines                               |      |
| -         | osolute Maximum Ratings 4                        |    | 10.2  | Layout Examples                                 | . 26 |
|           | SD Ratings4                                      |    | 10.3  | Theta JA vs PCB Area                            | . 27 |
|           | ecommended Operating Conditions4                 |    | 10.4  | EMI                                             | . 27 |
|           | nermal Information 5                             |    | 10.5  | Package Specifications                          | . 29 |
|           | ectrical Characteristics5                        | 11 | Devi  | ice and Documentation Support                   | 30   |
|           | witching Characteristics 6                       |    | 11.1  | Device Support                                  | . 30 |
|           | pical Characteristics (V <sub>IN</sub> = 5 V)    |    | 11.2  | Related Documentation                           | . 30 |
|           | /pical Characteristics (V <sub>IN</sub> = 12 V)8 |    | 11.3  | Receiving Notification of Documentation Updates | 30   |
|           | pical Characteristics (V <sub>IN</sub> = 24 V)9  |    | 11.4  | Community Resources                             | . 30 |
|           | ed Description10                                 |    | 11.5  | Trademarks                                      | . 30 |
|           | verview 10                                       |    | 11.6  | Electrostatic Discharge Caution                 | . 31 |
|           | unctional Block Diagram 10                       |    | 11.7  | Glossary                                        | . 31 |
|           | eature Description11                             | 12 |       | hanical, Packaging, and Orderable               |      |
|           | evice Functional Modes21                         |    | Infor | mation                                          |      |
|           |                                                  |    | 12.1  | Tape and Reel Information                       | . 31 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (February 2018) to Revision C                                 | Page |
|---------------------------------------------------------------------------------------|------|
| Added links for WEBENCH                                                               | 1    |
| • Changed the MAX output current to 3 A in the Recommended Operating Conditions table | 4    |
| Added <i>EMI</i> sub-section                                                          | 27   |
| Changes from Revision A (February 2018) to Revision B                                 | Page |
| First release of production-data data sheet                                           | 1    |
| Changes from Original (September 2017) to Revision A                                  | Page |
| Added new Application: Inverted Output Applications; minor editorial updates          | 1    |
| Added sentence re: inverting buck-boost topology to Application Information           | 22   |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PI            | PIN     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  | DESCRIPTION |  |  |  |
|---------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|
| NO.           | NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |             |  |  |  |
| 1             | AGND    | G    | Analog ground. Zero voltage reference for internal references and logic. Do not connect this pin to PGND; the connection is made internal to the device. See the <i>Layout</i> section of the datasheet for a recommended layout.                                                                                                                                                                                                                                                                           |  |             |  |  |  |
| 2             | EN/SYNC | I    | EN - Enable input to regulator. High = On, Low = Off. Can be connected to VIN. Do not float. This pin can be used to set the input under voltage lockout with two resistors. See the <i>Programmable Undervoltage Lockout (UVLO)</i> section.  SYNC - The internal oscillator can be synchronized to an external clock via AC-coupling. See the <i>Synchronization (SYNC)</i> section for details.                                                                                                          |  |             |  |  |  |
| 3             | RT      | I    | An external timing resistor connected between this pin and AGND adjusts the switching frequency of the device. If left open, the default switching frequency is 400 kHz.                                                                                                                                                                                                                                                                                                                                    |  |             |  |  |  |
| 4             | VIN     | I    | Input supply voltage. Connect external input capacitors between this pin and PGND.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |             |  |  |  |
| 5, 14, 15, 18 | PGND    | G    | Power ground. This is the return current path for the power stage of the device. Connect pin 5 to the input source, the load, and to the bypass capacitors associated with VIN and VOUT using power ground planes on the PCB. Pins 14 and 15 are not connected to PGND internal to the device and must be connected to PGND at pad 18. Connect pad 18 to the power ground planes using multiple vias for good thermal performance. See the <i>Layout</i> section of the datasheet for a recommended layout. |  |             |  |  |  |
| 6, 7, 8       | VOUT    | 0    | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output load and connect external bypass capacitors between these pins and PGND.                                                                                                                                                                                                                                                                                                                         |  |             |  |  |  |
| 9, 10, 11     | SW      | 0    | Switch node. Connect these pins to a small copper island under the device for thermal relief. Do not place any external component on these pins or tie them to a pin of another function.                                                                                                                                                                                                                                                                                                                   |  |             |  |  |  |
| 12, 13        | DNC     | _    | Do not connect. <b>Each pin must be soldered to an isolated pad</b> . These pins connect to internal circuitry. Do not connect these pins to one another, AGND, PGND, or any other voltage.                                                                                                                                                                                                                                                                                                                 |  |             |  |  |  |
| 16            | FB      | I    | Feedback input. Connect the center point of the feedback resistor divider to this pin. Connect the upper resistor ( $R_{FBT}$ ) of the feedback divider to $V_{OUT}$ at the desired point of regulation. Connect the lower resistor ( $R_{FBB}$ ) of the feedback divider to AGND.                                                                                                                                                                                                                          |  |             |  |  |  |
| 17            | PGOOD   | 0    | Open drain output for power-good flag. Use a 10-k $\Omega$ to 100-k $\Omega$ pullup resistor to logic rail or other DC voltage no higher than 12 V.                                                                                                                                                                                                                                                                                                                                                         |  |             |  |  |  |

Copyright © 2017–2018, Texas Instruments Incorporated



## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                  |                                                        | MIN        | MAX                   | UNIT |
|------------------------------------------------------------------|--------------------------------------------------------|------------|-----------------------|------|
|                                                                  | VIN                                                    | -0.3       | 42                    | V    |
| Input voltage                                                    | EN/SYNC                                                | -5.5       | $V_{IN} + 0.3$        | V    |
|                                                                  | PGOOD                                                  | -0.3       | 15                    | V    |
|                                                                  | FB, RT                                                 | -0.3       | 4.5                   | V    |
| Output voltage                                                   | SW                                                     | -1         | V <sub>IN</sub> + 0.3 | V    |
|                                                                  | SW (< 10-ns transients)                                | <b>–</b> 5 | 42                    | V    |
|                                                                  | VOUT                                                   | -0.3       | V <sub>IN</sub>       | V    |
| Sink current                                                     | PGOOD                                                  |            | 3                     | mA   |
| Mechanical shock                                                 | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted |            | 500                   | G    |
| Mechanical vibration                                             | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz             |            | 20                    | G    |
| Operating IC junction temperature, T <sub>J</sub> <sup>(2)</sup> |                                                        | -40        | 125                   | °C   |
| Operating ambient temperature, T <sub>A</sub> <sup>(2)</sup>     |                                                        |            | 105                   | °C   |
| Storage temperature, T                                           | stg                                                    | -40        | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

Over operating ambient temperature range (unless otherwise noted)

|                                               | MIN              | MAX | UNIT |
|-----------------------------------------------|------------------|-----|------|
| Input voltage, V <sub>IN</sub>                | 4 <sup>(1)</sup> | 36  | V    |
| Output voltage, V <sub>OUT</sub>              | 1                | 18  | V    |
| EN/SYNC voltage                               | -5               | VIN | V    |
| PGOOD pullup voltage, V <sub>PGOOD</sub>      | -0.3             | 12  | V    |
| Output current, I <sub>OUT</sub>              | 0                | 3   | Α    |
| Operating ambient temperature, T <sub>A</sub> | -40              | 105 | °C   |

(1) For output voltages  $\leq$  5 V, the recommended minimum  $V_{IN}$  is 4 V or  $(V_{OUT} + 1.5 \text{ V})$ , whichever is greater. For output voltages > 5 V, the recommended minimum  $V_{IN}$  is  $(1.3 \times V_{OUT})$ . See *Voltage Dropout* for information on voltage dropout.

<sup>(2)</sup> The ambient temperature is the air temperature of the surrounding environment. The junction temperature is the temperature of the internal power IC when the device is powered. Operating below the maximum ambient temperature, as shown in the safe operating area (SOA) curves in the typical characteristics sections, ensures that the maximum junction temperature of any component inside the module is never exceeded.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                 |                                                  | LMZM33603 |      |
|-----------------|--------------------------------------------------|-----------|------|
|                 | THERMAL METRIC <sup>(1)</sup>                    | RLR (QFN) | UNIT |
|                 |                                                  | 18 PINS   |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2)       | 18.9      | °C/W |
| ΨЈТ             | Junction-to-top characterization parameter (3)   | 2.0       | °C/W |
| ΨЈВ             | Junction-to-board characterization parameter (4) | 6.2       | °C/W |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance, R<sub>θJA</sub>, applies to devices soldered directly to a 63 mm x 63 mm, 4-layer PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces R<sub>θJA</sub>.
- (3) The junction-to-top board characterization parameter,  $\psi_{JT}$ , estimates the junction temperature,  $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7).  $T_J = \psi_{JT} \times Pdis + T_T$ ; where Pdis is the power dissipated in the device and  $T_T$  is the temperature of the top of the device.
- (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JB</sub> × Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device.

## 6.5 Electrical Characteristics

Over  $-40^{\circ}$ C to  $+105^{\circ}$ C ambient temperature,  $V_{IN} = 24$  V,  $V_{OUT} = 5$  V,  $I_{OUT} = I_{OUT}$  maximum,  $f_{sw} = 450$  kHz (unless otherwise noted);  $C_{IN1} = 2 \times 4.7$ - $\mu$ F, 50-V, 1210 ceramic;  $C_{IN2} = 100$ - $\mu$ F, 50-V, electrolytic;  $C_{OUT} = 4 \times 22$ - $\mu$ F, 25-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only.

|                          | PARAMETER                            | TES                                                                                | ST CONDITIONS                                       | MIN   | TYP   | MAX                 | UNIT |
|--------------------------|--------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------|-------|-------|---------------------|------|
| INPUT VOL                | TAGE (V <sub>IN</sub> )              |                                                                                    | ,                                                   |       |       |                     |      |
| V <sub>IN</sub>          | Input voltage                        | Over I <sub>OUT</sub> range                                                        | Over I <sub>OUT</sub> range                         |       |       | 36                  | V    |
| 10/10                    | Mdam.altama.laal.a.d                 | V <sub>IN</sub> increasing                                                         |                                                     | 3.3   | 3.6   | 3.9                 | V    |
| UVLO                     | V <sub>IN</sub> undervoltage lockout | V <sub>IN</sub> decreasing                                                         |                                                     |       | 3.3   | 3.5                 | V    |
| I <sub>SHDN</sub>        | Shutdown supply current              | V <sub>EN</sub> = 0 V, V <sub>IN</sub> =                                           | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 12 V       |       | 2     | 4                   | μA   |
| OUTPUT VO                | DLTAGE (V <sub>OUT</sub> )           |                                                                                    |                                                     |       |       |                     |      |
|                          | Output coltano a d'out               | Over I <sub>OUT</sub> range                                                        |                                                     | 1     |       | 13.5 <sup>(2)</sup> | V    |
| $V_{OUT(ADJ)}$           | Output voltage adjust                | I <sub>OUT</sub> ≤ 2 A                                                             |                                                     | 1     |       | 18 <sup>(2)</sup>   | V    |
| V <sub>OUT(Ripple)</sub> | Output voltage ripple                | 20-MHz bandwid                                                                     | th                                                  |       | 10    |                     | mV   |
| FEEDBACK                 |                                      | ,                                                                                  |                                                     |       |       |                     |      |
|                          | - " (3)                              | $T_A = 25^{\circ}C, I_{OUT} = 0 A$                                                 |                                                     | 0.985 | 1     | 1.015               | V    |
| $V_{FB}$                 | Feedback voltage (3)                 | Over V <sub>IN</sub> range, −40°C ≤ T <sub>J</sub> ≤ 125°C, I <sub>OUT</sub> = 0 A |                                                     | 0.98  | 1     | 1.02                | V    |
|                          | Load regulation                      | Over I <sub>OUT</sub> range, T <sub>A</sub> = 25°C                                 |                                                     |       | 0.04% |                     |      |
| I <sub>FB</sub>          | Feedback leakage current             | V <sub>FB</sub> = 1 V                                                              |                                                     |       | 10    |                     | nA   |
| CURRENT                  |                                      |                                                                                    |                                                     |       |       | *                   |      |
|                          | Output current                       | Natural convection                                                                 | n, T <sub>A</sub> = 25°C                            | 0     |       | 3                   | Α    |
| I <sub>OUT</sub>         | Overcurrent threshold                |                                                                                    |                                                     |       | 4     |                     | Α    |
| PERFORMA                 | NCE                                  |                                                                                    |                                                     |       |       |                     |      |
|                          |                                      |                                                                                    | V <sub>OUT</sub> = 12 V, f <sub>SW</sub> = 900 kHz  |       | 94%   |                     |      |
|                          |                                      | $V_{IN} = 24 \text{ V},$<br>$I_{OUT} = 1.5 \text{ A}$                              | $V_{OUT} = 5 \text{ V}, f_{SW} = 450 \text{ kHz}$   |       | 90%   |                     |      |
| _                        | Efficiency.                          | 10UT = 1.3 A                                                                       | $V_{OUT} = 3.3 \text{ V}, f_{SW} = 300 \text{ kHz}$ |       | 87%   |                     |      |
| η                        | Efficiency                           |                                                                                    | $V_{OUT} = 5 \text{ V}, f_{SW} = 450 \text{ kHz}$   |       | 92%   |                     |      |
|                          |                                      | $V_{IN} = 12 \text{ V},$<br>$I_{OUT} = 1.5 \text{ A}$                              | $V_{OUT} = 3.3 \text{ V}, f_{SW} = 300 \text{ kHz}$ | 89%   |       |                     |      |
|                          |                                      | 1001 – 1.3 A                                                                       | $V_{OUT} = 2.5 \text{ V}, f_{SW} = 250 \text{ kHz}$ |       | 87%   |                     |      |
|                          | •                                    | 25% to 75% Over/undershoot                                                         |                                                     |       | 130   |                     | mV   |
|                          | Transient response                   | load step<br>1 A/µs slew rate                                                      | Recovery Time                                       |       | 60    |                     | μs   |

- (1) See Voltage Dropout for information on voltage dropout.
- (2) The maximum output voltage varies depending on the output current (see Output Current vs Output Voltage).
- (3) The overall output voltage tolerance will be affected by the tolerance of the external R<sub>FBT</sub> and R<sub>FBB</sub> resistors.

Copyright © 2017–2018, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

Over  $-40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$  ambient temperature,  $V_{\text{IN}} = 24 \text{ V}$ ,  $V_{\text{OUT}} = 5 \text{ V}$ ,  $I_{\text{OUT}} = I_{\text{OUT}}$  maximum,  $f_{\text{sw}} = 450 \text{ kHz}$  (unless otherwise noted);  $C_{\text{IN1}} = 2 \times 4.7 \text{-}\mu\text{F}$ , 50-V, 1210 ceramic;  $C_{\text{IN2}} = 100 \text{-}\mu\text{F}$ , 50-V, electrolytic;  $C_{\text{OUT}} = 4 \times 22 \text{-}\mu\text{F}$ , 25-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only.

|                     | PARAMETER                               | TEST CONDITIONS                                            | MIN                | TYP               | MAX                | UNIT |
|---------------------|-----------------------------------------|------------------------------------------------------------|--------------------|-------------------|--------------------|------|
| SOFT STA            | ART                                     |                                                            | •                  |                   | <u> </u>           |      |
| T <sub>SS</sub>     | Internal soft start time                |                                                            |                    | 6                 |                    | ms   |
| THERMAL             | =                                       |                                                            | •                  |                   |                    |      |
| _                   | The area of a boot decree               | Shutdown temperature                                       |                    | 170               |                    | °C   |
| T <sub>SHDN</sub>   | Thermal shutdown                        | Hysteresis                                                 | 10                 | 15                |                    | °C   |
| ENABLE (            | EN)                                     |                                                            |                    |                   |                    |      |
| V <sub>EN-H</sub>   | EN rising threshold                     |                                                            | 1.4                | 1.55              | 1.7                | V    |
| V <sub>EN-HYS</sub> | EN hysteresis voltage                   |                                                            |                    | 0.4               |                    | V    |
|                     | EN Input leakage current                | V <sub>IN</sub> = 4 V to 36 V, V <sub>EN</sub> = 2 V       |                    | 10                | 100                | nA   |
| I <sub>EN</sub>     |                                         | V <sub>IN</sub> = 4 V to 36 V, V <sub>EN</sub> = 36 V      |                    |                   | 1                  | μA   |
| POWER G             | OOD (PGOOD)                             |                                                            |                    |                   |                    |      |
|                     |                                         | V <sub>OUT</sub> rising (good)                             | 92%                | 94%               | 96.5%              |      |
| $V_{PGOOD}$         | PGOOD thresholds                        | V <sub>OUT</sub> rising (fault)                            | 104%               | 107%              | 110%               |      |
|                     |                                         | V <sub>OUT</sub> falling hysteresis                        |                    | 1.5%              |                    |      |
|                     | Minimum V <sub>IN</sub> for valid PGOOD | 50-μA pullup, V <sub>EN</sub> = 0 V, T <sub>A</sub> = 25°C |                    |                   | 1.5                | V    |
|                     | PGOOD low voltage                       | 0.5-mA pullup, V <sub>EN</sub> = 0 V                       |                    |                   | 0.4                | V    |
| CAPACITA            | ANCE                                    |                                                            |                    |                   |                    |      |
| 0                   | Estamal innet consistence               | Ceramic type                                               | 9.4 <sup>(4)</sup> |                   |                    | μF   |
| C <sub>IN</sub>     | External input capacitance              | Non-ceramic type                                           |                    | 47 <sup>(4)</sup> |                    | μF   |
| C <sub>OUT</sub>    | External output capacitance             |                                                            | min <sup>(5)</sup> |                   | max <sup>(6)</sup> | μF   |

<sup>(4)</sup> A minimum of 9.4 μF (2 × 4.7 μF) ceramic input capacitance is required for proper operation. An additional 47 μF of bulk capacitance is recommended for applications with transient load requirements. See the *Input Capacitors* section of the datasheet for further guidance.

## 6.6 Switching Characteristics

Over operating ambient temperature range (unless otherwise noted)

Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm, and are provided for reference only.

|                                              | PARAMETER                                                             | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|----------------------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|------|------|
| FREQUENCY (RT) and SYNCHRONIZATION (EN/SYNC) |                                                                       |                 |     |     |      |      |
| 4                                            | Default switching frequency                                           | RT pin = open   | 340 | 400 | 460  | kHz  |
| T <sub>SW</sub>                              | Switching frequency range                                             |                 | 200 |     | 1200 | kHz  |
| V <sub>SYNC</sub>                            | Peak-to-peak amplitude of SYNC clock AC signal (measured at SYNC pin) |                 | 2.8 |     | 5.5  | V    |
| T <sub>S-MIN</sub>                           | Minimum SYNC ON/OFF time                                              |                 |     | 100 |      | ns   |

<sup>(5)</sup> The minimum amount of required output capacitance varies depending on the output voltage (see Output Capacitor Selection). A minimum amount of ceramic output capacitance is required. Locate the capacitance close to the device. Adding additional ceramic or non-ceramic capacitance close to the load improves the response of the regulator to load transients.

<sup>(6)</sup> The maximum allowable output capacitance varies depending on the output voltage (see Output Capacitor Selection).



## 6.7 Typical Characteristics $(V_{IN} = 5 V)$

The typical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the device.



Copyright © 2017–2018, Texas Instruments Incorporated



## 6.8 Typical Characteristics ( $V_{IN} = 12 \text{ V}$ )

The typical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the device.





## 6.9 Typical Characteristics ( $V_{IN} = 24 \text{ V}$ )

The typical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the device.



Copyright © 2017–2018, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The LMZM33603 is a full-featured, 36-V input, 3-A, synchronous, step-down converter with PWM, MOSFETs, shielded inductor, and control circuitry integrated into a low-profile, overmolded package. The device integration enables small designs, while providing the ability to adjust key parameters to meet specific design requirements. The LMZM33603 provides an output voltage range of 1 V to 18 V. An external resistor divider is used to adjust the output voltage to the desired value. The switching frequency can also be adjusted, by either an external resistor or a sync signal, which allows the LMZM33603 to accommodate a variety of input and output voltage conditions as well as optimize efficiency. The device provides accurate voltage regulation over a wide load range by using a precision internal voltage reference. Input undervoltage lockout is internally set at 3.6 V (typical), but can be adjusted upward using a resistor divider on the EN/SYNC pin of the device. The EN/SYNC pin can also be pulled low to put the device into standby mode to reduce input quiescent current. A power-good signal is provided to indicate when the output is within its nominal voltage range. Thermal shutdown and current limit features protect the device during an overload condition. An 18-pin, QFN package that includes exposed bottom pads provides a thermally enhanced solution for space-constrained applications.

## 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated



### 7.3 Feature Description

#### 7.3.1 Adjusting the Output Voltage

A resistor divider connected to the FB pin (pin 16) programs the output voltage of the LMZM33603. The output voltage adjustment range is from 1 V to 18 V. (See *Output Current vs Output Voltage* for the maximum allowable output voltage as a function of output current.) Figure 18 shows the feedback resistor connections for setting the output voltage. The recommended value of  $R_{FBB}$  is 10 k $\Omega$ . The value for  $R_{FBT}$  can be calculated using Equation 1. Depending on the output voltage, a feed-forward capacitor,  $C_{FF}$ , may be required for optimum transient performance. Table 1 lists the standard external  $R_{FBT}$  and  $C_{FF}$  values for several output voltages between 2.5 V and 18 V. Table 2 lists the values for output voltages below 2.5 V. Additionally, Table 1 and Table 2 include the recommended switching frequency ( $F_{SW}$ ), the frequency setting resistor ( $R_{RT}$ ), and the minimum and maximum output capacitance for each of the output voltages listed.

For designs with  $R_{FBB}$  other than 10 k $\Omega$ , adjust  $C_{FF}$  and  $R_{FBT}$  such that ( $C_{FF} \times R_{FBT}$ ) is unchanged and adjust  $R_{FBT}$  such that ( $R_{FBT} / R_{FBB}$ ) is unchanged.



Figure 18. Setting the Output Voltage

Copyright © 2017–2018, Texas Instruments Incorporated



### **Feature Description (continued)**

Table 1. Required Component Values (V<sub>OUT</sub> ≥ 2.5 V)

|                      |                           | •                    | •                     | \ 001                | ,                                         |                                           |
|----------------------|---------------------------|----------------------|-----------------------|----------------------|-------------------------------------------|-------------------------------------------|
| V <sub>OUT</sub> (V) | $R_{FBT} (k\Omega)^{(1)}$ | C <sub>FF</sub> (pF) | f <sub>SW</sub> (kHz) | R <sub>RT</sub> (kΩ) | C <sub>OUT(min)</sub> (μF) <sup>(2)</sup> | C <sub>OUT(max)</sub> (µF) <sup>(3)</sup> |
| 2.5                  | 15.0                      | 220                  | 250                   | 162                  | 150                                       | 400                                       |
| 3.3                  | 23.2                      | 150                  | 300                   | 133                  | 88                                        | 300                                       |
| 5                    | 40.2                      | 100                  | 450                   | 88.7                 | 66                                        | 200                                       |
| 6                    | 49.9                      | 68                   | 550                   | 71.5                 | 54                                        | 160                                       |
| 7.5                  | 64.9                      | 47                   | 650                   | 60.4                 | 40                                        | 130                                       |
| 9                    | 80.6                      | 47                   | 700                   | 56.2                 | 36                                        | 110                                       |
| 12                   | 110                       | open                 | 900                   | 44.2                 | 22                                        | 80                                        |
| 13.5                 | 124                       | open                 | 1000                  | 39.2                 | 22                                        | 75                                        |
| 15                   | 140                       | open                 | 1100                  | 35.7                 | 20                                        | 65                                        |
| 18                   | 169                       | open                 | 1200                  | 33.2                 | 16                                        | 55                                        |

<sup>(1)</sup>  $R_{FBB} = 10.0 \text{ k}\Omega.$ 

Table 2. Required Component Values (V<sub>OUT</sub> < 2.5 V)

| V <sub>OUT</sub> (V) | $R_{FBT} (k\Omega)^{(1)}$ | C <sub>FF</sub> (pF) | F <sub>SW</sub> (kHz) | $R_{RT}$ (k $\Omega$ ) | C <sub>OUT</sub>                   |
|----------------------|---------------------------|----------------------|-----------------------|------------------------|------------------------------------|
| 1 to 2.5             | see Equation 1            | open                 | 250                   | 162                    | 150-µF ceramic +<br>470-µF polymer |

<sup>(1)</sup>  $R_{FBB}$  = 10 k $\Omega$ . For  $V_{OUT}$  = 1 V,  $R_{FBB}$ = open and  $R_{FBT}$  = 0  $\Omega$ .

#### 7.3.2 Feed-Forward Capacitor, C<sub>FF</sub>

The LMZM33603 is internally compensated to be stable over the operating frequency and output voltage range. However, depending on the output voltage, an additional feed-forward capacitor may be required. The recommends an external feed-forward capacitor,  $C_{FF}$ , be placed in parallel with the top resistor divider,  $R_{FBT}$  for optimum transient performance. The value for  $C_{FF}$  can be calculated using Equation 2.

$$C_{FF} = \frac{1000}{4\pi \left(\frac{8.32}{V_{OUT} \times C_{OUT}}\right) \times R_{FBT}} (pF)$$

where

•  $C_{\text{OUT}}$  is the value after derating in  $\mu F$ 

•  $R_{FBT}$  is in  $k\Omega$  (2)

Refer to the *Table 1* for the recommended C<sub>FF</sub> value for several output voltages.

<sup>(2)</sup> For output voltages ≥ 2.5 V, the minimum required output capactiance must be comprised of ceramic type and account for DC bias and temperature derating.

<sup>(3)</sup> The maximum output capactiance must include the required ceramic C<sub>OUT(min)</sub>. Additional capacitance, may be ceramic type, low-ESR polymer type, or a combination of the two.



#### 7.3.3 Output Current vs Output Voltage

The rated output current of the LMZM33603 depends on the output voltage required for an application. The output current derates at output voltages above 13.5 V. The area under the curve in Figure 19 shows the operating range of the LMZM33603.



Figure 19. Output Current vs Output Voltage

## 7.3.4 Voltage Dropout

Voltage dropout is the difference between the input voltage and output voltage that is required to maintain output voltage regulation while providing the rated output current.

To ensure the LMZM33603 maintains output voltage regulation at the recommended switching frequency, over the operating temperature range, the following requirements apply:

For output voltages  $\leq$  5 V, the minimum  $V_{IN}$  is 4 V or  $(V_{OUT} + 1.5 \text{ V})$ , whichever is greater.

For output voltages > 5 V, the minimum  $V_{IN}$  is  $(1.3 \times V_{OUT})$ .

However, if fixed switching frequency operation is not required, the LMZM33603 operates in a frequency foldback mode when the dropout voltage is less than the recommendations above. Frequency foldback reduces the switching frequency to allow the output voltage to maintain regulation as input voltage decreases. Figure 20 through Figure 25 show typical dropout voltage and frequency foldback curves for 3.3 V, 5 V, and 12 V outputs at  $T_A = 25^{\circ}\text{C}$ . (Note: As ambient temperature increases, dropout voltage and frequency foldback occur at higher input voltage.)





rigure 21. Frequency Folubaci







### 7.3.5 Switching Frequency (RT)

The switching frequency range of the LMZM33603 is 200 kHz to 1.2 MHz. The switching frequency can easily be set by connecting a resistor ( $R_{RT}$ ) between the RT pin and AGND. Additionally, the RT pin can be left floating and the LMZM33603 will operate at 400 kHz default switching frequency. Use Equation 3 to calculate the  $R_{RT}$  value for a desired frequency or simply select from Table 3 or Table 4.

The switching frequency must be selected based on the output voltage setting of the device. See Table 3 for R<sub>RT</sub> resistor values and the allowable output voltage range for a given switching frequency for three common input voltages. Additionally, if an application requires 2 A or less of output current, use Table 4 to determine the allowable output voltage range for a given switching frequency

$$R_{RT} = \left(\frac{40200}{f_{SW}(kHz)}\right) - 0.6(k\Omega)$$
(3)

Table 3. Switching Frequency vs Output Voltage ( $I_{OUT} = 3 A$ )

|           | Table 3. Ownering Frequency vs Output Voltage (100) = 3 A) |                     |         |                      |         |                      |         |  |  |  |  |  |  |  |
|-----------|------------------------------------------------------------|---------------------|---------|----------------------|---------|----------------------|---------|--|--|--|--|--|--|--|
| SWITCHING |                                                            | V <sub>IN</sub> = 5 | V (±5%) | V <sub>IN</sub> = 12 | V (±5%) | V <sub>IN</sub> = 24 | V (±5%) |  |  |  |  |  |  |  |
| FREQUENCY | $R_{RT}$ RESISTOR $(k\Omega)$                              | V <sub>OUT</sub> RA | NGE (V) | V <sub>OUT</sub> RA  | NGE (V) | V <sub>OUT</sub> RA  | NGE (V) |  |  |  |  |  |  |  |
| (kHz)     | (N22)                                                      | MIN                 | MAX     | MIN                  | MAX     | MIN                  | MAX     |  |  |  |  |  |  |  |
| 200       | 200                                                        | 1                   | 3       | 1                    | 5.1     | 1                    | 3.8     |  |  |  |  |  |  |  |
| 250       | 158                                                        | 1                   | 3.2     | 1                    | 5.8     | 1                    | 5.2     |  |  |  |  |  |  |  |
| 300       | 133                                                        | 1                   | 3.2     | 1                    | 6.4     | 1                    | 7.1     |  |  |  |  |  |  |  |
| 350       | 113                                                        | 1                   | 3.1     | 1                    | 6.9     | 1                    | 10.2    |  |  |  |  |  |  |  |
| 400       | 100 or<br>(RT pin open)                                    | 1                   | 3.1     | 1                    | 7.5     | 1                    | 10.9    |  |  |  |  |  |  |  |
| 450       | 88.7                                                       | 1                   | 3.1     | 1                    | 7.9     | 1.2                  | 11.5    |  |  |  |  |  |  |  |
| 500       | 78.7                                                       | 1                   | 3       | 1                    | 8.4     | 1.3                  | 12.2    |  |  |  |  |  |  |  |
| 550       | 71.5                                                       | 1                   | 3       | 1                    | 8.8     | 1.4                  | 12.8    |  |  |  |  |  |  |  |
| 600       | 66.5                                                       | 1                   | 3       | 1                    | 9       | 1.6                  | 13.4    |  |  |  |  |  |  |  |
| 650       | 60.4                                                       | 1                   | 2.9     | 1                    | 8.9     | 1.7                  | 13.5    |  |  |  |  |  |  |  |
| 700       | 56.2                                                       | 1                   | 2.9     | 1                    | 8.9     | 1.8                  | 13.5    |  |  |  |  |  |  |  |
| 750       | 52.3                                                       | 1                   | 2.9     | 1                    | 8.8     | 2.0                  | 13.5    |  |  |  |  |  |  |  |
| 800       | 49.9                                                       | 1                   | 2.8     | 1                    | 8.7     | 2.1                  | 13.5    |  |  |  |  |  |  |  |
| 850       | 46.4                                                       | 1                   | 2.8     | 1.1                  | 8.6     | 2.2                  | 13.5    |  |  |  |  |  |  |  |
| 900       | 44.2                                                       | 1                   | 2.8     | 1.2                  | 8.5     | 2.3                  | 13.5    |  |  |  |  |  |  |  |
| 950       | 41.2                                                       | 1                   | 2.7     | 1.2                  | 8.4     | 2.5                  | 13.5    |  |  |  |  |  |  |  |
| 1000      | 39.2                                                       | 1                   | 2.7     | 1.3                  | 8.4     | 2.6                  | 13.5    |  |  |  |  |  |  |  |
| 1050      | 37.4                                                       | 1                   | 2.7     | 1.4                  | 8.3     | 2.7                  | 13.5    |  |  |  |  |  |  |  |
| 1100      | 35.7                                                       | 1                   | 2.6     | 1.4                  | 8.2     | 2.9                  | 13.5    |  |  |  |  |  |  |  |
| 1150      | 34                                                         | 1                   | 2.6     | 1.5                  | 8.1     | 3                    | 13.5    |  |  |  |  |  |  |  |
| 1200      | 33.2                                                       | 1                   | 2.6     | 1.6                  | 8       | 3.1                  | 13.5    |  |  |  |  |  |  |  |

Product Folder Links: LMZM33603



Table 4. Switching Frequency vs Output Voltage (I<sub>OUT</sub> ≤ 2A)

| SWITCHING | R <sub>RT</sub>         | V <sub>IN</sub> = 5 | V (±5%) | V <sub>IN</sub> = 12 | V (±5%) | V <sub>IN</sub> = 24 V (±5%) |         |  |  |  |
|-----------|-------------------------|---------------------|---------|----------------------|---------|------------------------------|---------|--|--|--|
| FREQUENCY | RESISTOR                | V <sub>OUT</sub> RA | NGE (V) | V <sub>OUT</sub> RA  | NGE (V) | V <sub>OUT</sub> RA          | NGE (V) |  |  |  |
| (kHz)     | (kΩ)                    | MIN                 | MAX     | MIN                  | MAX     | MIN                          | MAX     |  |  |  |
| 200       | 200                     | 1                   | 3.4     | 1                    | 5.5     | 1                            | 6.2     |  |  |  |
| 250       | 158                     | 1                   | 3.5     | 1                    | 6.2     | 1                            | 10.6    |  |  |  |
| 300       | 133                     | 1                   | 3.5     | 1                    | 6.8     | 1                            | 10.6    |  |  |  |
| 350       | 113                     | 1                   | 3.5     | 1                    | 7.4     | 1                            | 10.7    |  |  |  |
| 400       | 100 or<br>(RT pin open) | 1                   | 3.5     | 1                    | 7.9     | 1                            | 11.4    |  |  |  |
| 450       | 88.7                    | 1                   | 3.5     | 1                    | 8.4     | 1.2                          | 12.1    |  |  |  |
| 500       | 78.7                    | 1                   | 3.5     | 1                    | 8.9     | 1.3                          | 12.8    |  |  |  |
| 550       | 71.5                    | 1                   | 3.4     | 1                    | 9.3     | 1.4                          | 13.4    |  |  |  |
| 600       | 66.5                    | 1                   | 3.4     | 1                    | 9.5     | 1.6                          | 14.1    |  |  |  |
| 650       | 60.4                    | 1                   | 3.4     | 1                    | 9.4     | 1.7                          | 14.6    |  |  |  |
| 700       | 56.2                    | 1                   | 3.3     | 1                    | 9.3     | 1.8                          | 15.2    |  |  |  |
| 750       | 52.3                    | 1                   | 3.3     | 1                    | 9.2     | 2                            | 15.8    |  |  |  |
| 800       | 49.9                    | 1                   | 3.3     | 1                    | 9.1     | 2.1                          | 16.3    |  |  |  |
| 850       | 46.4                    | 1                   | 3.2     | 1.1                  | 9.0     | 2.2                          | 16.8    |  |  |  |
| 900       | 44.2                    | 1                   | 3.2     | 1.2                  | 9.0     | 2.3                          | 17.3    |  |  |  |
| 950       | 41.2                    | 1                   | 3.2     | 1.2                  | 8.9     | 2.5                          | 17.8    |  |  |  |
| 1000      | 39.2                    | 1                   | 3.1     | 1.3                  | 8.8     | 2.6                          | 18      |  |  |  |
| 1050      | 37.4                    | 1                   | 3.1     | 1.4                  | 8.7     | 2.7                          | 18      |  |  |  |
| 1100      | 35.7                    | 1                   | 3.1     | 1.4                  | 8.6     | 2.9                          | 18      |  |  |  |
| 1150      | 34                      | 1                   | 3       | 1.5                  | 8.5     | 3                            | 18      |  |  |  |
| 1200      | 33.2                    | 1                   | 3       | 1.6                  | 8.5     | 3.1                          | 18      |  |  |  |



#### 7.3.6 Synchronization (SYNC)

The LMZM33603 switching frequency can also be synchronized to an external clock from 200 kHz to 1.2 MHz. To implement the synchronization feature, couple an AC signal to the EN/SYNC pin (pin 2) with a peak-to-peak amplitude of at least 2.8 V, not to exceed 5.5 V. The minimum SYNC clock ON and OFF time must be longer than 100ns. The AC signal must be coupled through a small capacitor (1 nF) as shown in Figure 26.  $R_{ENT}$  is required for this synchronization circuit, but  $R_{ENB}$  is not required if an external UVLO adjustment is not needed.

Before the external clock is present, or when a valid clock signal is removed, the device works in RT mode and the switching frequency is set by  $R_{RT}$  resistor. Select  $R_{RT}$  so that it sets the frequency close to the external synchronization frequency. When the external clock is present, the SYNC mode overrides the RT mode.

The synchronization frequency must be selected based on the output voltages of the devices being synchronized. Table 3 and Table 4 show the allowable frequencies for a given range of output voltages. For the most efficient solution, always select the lowest allowable frequency.



Figure 26. AC-Coupled SYNC Signal

#### 7.3.7 Input Capacitors

The LMZM33603 requires a minimum input capacitance of 9.4  $\mu$ F (2 × 4.7  $\mu$ F) of ceramic type. High-quality, ceramic type X5R or X7R capacitors with sufficient voltage rating are recommended. TI recommends an additional 100  $\mu$ F of non-ceramic capacitance for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage.

Table 5. Recommended Input Capacitors (1)

|           |        |                     | CAPACITOR CHARACTERISTICS |                                    |                            |  |  |  |
|-----------|--------|---------------------|---------------------------|------------------------------------|----------------------------|--|--|--|
| VENDOR    | SERIES | PART NUMBER         | WORKING<br>VOLTAGE<br>(V) | CAPACITANCE <sup>(2)</sup><br>(μF) | ESR <sup>(3)</sup><br>(mΩ) |  |  |  |
| Murata    | X7R    | GRM32ER71H475KA88L  | 50                        | 4.7                                | 2                          |  |  |  |
| TDK       | X5R    | C3225X5R1H106K250AB | 50                        | 10                                 | 3                          |  |  |  |
| Murata    | X7R    | GRM32ER71H106KA12   | 50                        | 10                                 | 2                          |  |  |  |
| TDK       | X7R    | C3225X7R1H106M250AB | 50                        | 10                                 | 3                          |  |  |  |
| Panasonic | ZA     | EEHZA1H101P         | 50                        | 100                                | 28                         |  |  |  |

- (1) Capacitor Supplier Verification, RoHS, Lead-free and Material Details
  - Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in Table 5.
- (2) Standard capacitance values.
- (3) Maximum ESR at 100 kHz, 25°C.



#### 7.3.8 Output Capacitors

The LMZM33603 minimum and maximum output capacitance listed in Table 1 and Table 2 represents the amount of *effective* capacitance. The effects of DC bias and temperature variation must be considered when using ceramic capacitance. For ceramic capacitors, the package size, voltage rating, and dielectric material will contribute to differences between the standard rated value and the actual effective value of the capacitance.

When adding additional capacitance, above  $C_{OUT(min)}$ , the capacitance may be ceramic type, low-ESR polymer type, or a combination of the two. See Table 6 for a preferred list of output capacitors by vendor.

Table 6. Recommended Output Capacitors (1)

|           |        |                    | WORKING VOLTAGE (V)  25  6.3  16  6.3  6.3  10  16  6.3  10  16  6.3  6.3  6.3  6.3  6.3 | ACITOR CHARACTERIS              | STICS                      |
|-----------|--------|--------------------|------------------------------------------------------------------------------------------|---------------------------------|----------------------------|
| VENDOR    | SERIES | PART NUMBER        | VOLTAGE                                                                                  | CAPACITANCE <sup>(2)</sup> (μF) | ESR <sup>(3)</sup><br>(mΩ) |
| Murata    | X7R    | GRM32ER71E226KE15L | 25                                                                                       | 22                              | 2                          |
| TDK       | X5R    | C3225X5R0J476K     | 6.3                                                                                      | 47                              | 2                          |
| Murata    | X5R    | GRM32ER61C476K     | 16                                                                                       | 47                              | 3                          |
| TDK       | X5R    | C3225X5R0J107M     | 6.3                                                                                      | 100                             | 2                          |
| Murata    | X5R    | GRM32ER60J107M     | 6.3                                                                                      | 100                             | 2                          |
| Murata    | X5R    | GRM32ER61A107M     | 10                                                                                       | 100                             | 2                          |
| Kemet     | X5R    | C1210C107M4PAC7800 | 16                                                                                       | 100                             | 2                          |
| Panasonic | POSCAP | 6TPE100MI          | 6.3                                                                                      | 100                             | 18                         |
| Panasonic | POSCAP | 6TPE150MF          | 6.3                                                                                      | 150                             | 15                         |
| Panasonic | POSCAP | 10TPF150ML         | 10                                                                                       | 150                             | 15                         |
| Panasonic | POSCAP | 6TPF220M9L         | 6.3                                                                                      | 220                             | 9                          |
| Panasonic | POSCAP | 6TPE220ML          | 6.3                                                                                      | 220                             | 12                         |
| Panasonic | POSCAP | 4TPF330ML          | 4                                                                                        | 330                             | 12                         |
| Panasonic | POSCAP | 6TPF330M9L         | 6.3                                                                                      | 330                             | 9                          |
| Panasonic | POSCAP | 6TPE470MAZU        | 6.3                                                                                      | 470                             | 35                         |

<sup>(1)</sup> Capacitor Supplier Verification, RoHS, Lead-free and Material Details

Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in Table 5.

<sup>(2)</sup> Standard capacitance values.

<sup>(3)</sup> Maximum ESR at 100 kHz, 25°C.



#### 7.3.9 Output On/Off Enable (EN)

The voltage on the EN/SYNC pin provides electrical ON/OFF control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state.

The EN pin cannot be open circuit or floating. The simplest way to enable the operation of the LMZM33603 is to connect the EN pin to VIN directly as shown in Figure 27. This allows self-start-up of the LMZM33603 when VIN is within the operation range.

If an application requires controlling the EN pin, an external logic signal can be used to drive EN/SYNC pin as shown in Figure 28. Applications using an open drain/collector device to interface with this pin require a pullup resistor to a voltage above the enable threshold.

Figure 29 and Figure 30 show typical turn-ON and turn-OFF waveforms using the enable control.



Figure 27. Enabling the Device

Figure 28. Typical Enable Control



Figure 29. Enable Turn-ON

Figure 30. Enable Turn-OFF

#### 7.3.10 Programmable Undervoltage Lockout (UVLO)

The LMZM33603 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 3.9 V (maximum) with a typical hysteresis of 300 mV.

If an application requires a higher UVLO threshold, a resistor divider can be placed on the EN/SYNC pin as shown in Figure 31. Table 7 lists recommended resistor values for  $R_{ENT}$  and  $R_{ENB}$  to adjust the UVLO voltage.

To insure proper start-up and reduce input current surges, the UVLO threshold must be set to at least  $(V_{OUT} + 1.5 \text{ V})$  for output voltages  $\leq 5 \text{ V}$  and at least  $(1.3 \times V_{OUT})$  for output voltages > 5 V. TI recommends to set the UVLO threshold to approximately 80% to 85% of the minimum expected input voltage.

Copyright © 2017–2018, Texas Instruments Incorporated





Figure 31. Adjustable UVLO

Table 7. Resistor Values for Adjusting UVLO

| UVLO (V)              | 6.5  | 10   | 15   | 20   | 25   | 30   |
|-----------------------|------|------|------|------|------|------|
| R <sub>ENT</sub> (kΩ) | 100  | 100  | 100  | 100  | 100  | 100  |
| R <sub>ENB</sub> (kΩ) | 35.7 | 20.5 | 12.7 | 9.31 | 7.32 | 6.04 |

#### 7.3.11 Power Good (PGOOD)

The LMZM33603 has a built-in power-good signal (PGOOD) which indicates whether the output voltage is within its regulation range. The PGOOD pin is an open-drain output that requires a pullup resistor to a nominal voltage source of 12 V or less. The maximum recommended PGOOD sink current is 1 mA. A typical pullup resistor value is between 10 k $\Omega$  and 100 k $\Omega$ .

Once the output voltage rises above 94% of the set voltage, the PGOOD pin rises to the pullup voltage level. The PGOOD pin is pulled low when the output voltage drops lower than 92.5% or rises higher than 107% of the nominal set voltage. See Figure 32 for typical power-good thresholds.



Figure 32. Power Good Flag



#### 7.3.12 Overcurrent Protection (OCP)

The LMZM33603 is protected from overcurrent conditions. Hiccup mode is activated if a fault condition persists to prevent overheating. In hiccup mode, the regulator is shut down and kept off for 10 ms typical before the LMZM33603 tries to start again. If overcurrent or short-circuit fault condition still exist, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions, and prevents overheating and potential damage to the device. Once the fault is removed, the module automatically recovers and returns to normal operation as shown in Figure 34.



#### 7.3.13 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 170°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 155°C typically.

#### 7.4 Device Functional Modes

#### 7.4.1 Active Mode

The LMZM33603 is in active mode when VIN is above the UVLO threshold and the EN/SYNC pin voltage is above the EN high threshold. The simplest way to enable the LMZM33603 is to connect the EN/SYNC pin to VIN. This allows self start-up of the LMZM33603 when the input voltage is in the operation range: 4 V to 36 V. In active mode, the LMZM33603 is in continuous conduction mode (CCM) with fixed switching frequency.

## 7.4.2 Shutdown Mode

The EN/SYNC pin provides electrical ON and OFF control for the LMZM33603. When the EN/SYNC pin voltage is below the EN low threshold, the device is in shutdown mode. In shutdown mode the standby current is 2  $\mu$ A typical. The LMZM33603 also employs input UVLO protection. If VIN is below the UVLO level, the output of the regulator is turned off.



## 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LMZM33603 is a synchronous, step-down, DC-DC power module. It is used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 3 A. The LMZM33603 can be configured in an inverting buck-boost (IBB) topology with the output voltage inverted or negative with respect to ground. For more details, see TI Application Report *Inverting Application for the LMZM33603*. The following design procedure can be used to select components for the LMZM33603. Alternately, the WEBENCH® software may be used to generate complete designs. When generating a design, the WEBENCH® software utilizes an iterative design procedure and accesses comprehensive databases of components. See <a href="https://www.ti.com">www.ti.com</a> for more details.

#### 8.2 Typical Application

The LMZM33603 only requires a few external components to convert from a wide input-voltage-supply range to a wide range of output voltages. Figure 35 shows a basic LMZM33603 schematic with only the minimum required components.



Figure 35. LMZM33603 Typical Schematic

## 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 8 as the input parameters and follow the design procedures in *Detailed Design Procedure*.

**Table 8. Design Example Parameters** 

| DESIGN PARAMETER                | VALUE        |
|---------------------------------|--------------|
| Input voltage V <sub>IN</sub>   | 24 V typical |
| Output voltage V <sub>OUT</sub> | 5 V          |
| Output current rating           | 3 A          |
| Operating frequency             | 450 kHz      |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMZM33603 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 8.2.2.2 Output Voltage Setpoint

The output voltage of the LMZM33603 device is externally adjustable using a resistor divider. The recommended value of  $R_{FBB}$  is 10.0 k $\Omega$ . The value for  $R_{FBT}$  can be selected from Table 1 or calculated using Equation 4:

$$R_{FBT} = 10 \times (V_{OUT} - 1)(k\Omega)$$
(4)

For the desired output voltage of 5 V, the formula yields a value of 40 k $\Omega$ . Choose the closest available value of 40.2 k $\Omega$  for R<sub>FBT</sub>.

#### 8.2.2.3 Feed-Forward Capacitor ( $C_{FF}$ )

TI recommends placing an external feed-forward capacitor, CFF in parallel with the top resistor divider, RFBT for optimum transient performance. The value for CFF can be calculated using Equation 2 or selected from Table 1. The recommended C<sub>FF</sub> value for 5-V application is 100 pF.

#### 8.2.2.4 Setting the Switching Frequency

The recommended switching frequency for a 5-V application is 450 kHz. To set the switching frequency to 450 kHz, a 88.7-k $\Omega$  R<sub>RT</sub> resistor is required.

#### 8.2.2.5 Input Capacitors

The LMZM33603 requires a minimum input capacitance of 10 μF (or 2 x 4.7 μF) ceramic type. High-quality ceramic type X5R or X7R capacitors with sufficient voltage rating are recommended. An additional 100 µF of non-ceramic capacitance is recommended for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage.

For this design, a 10-µF, 50-V, ceramic capacitor was selected.

### 8.2.2.6 Output Capacitor Selection

The LMZM33603 requires a minimum amount of output capacitance for proper operation. The minimum amount of required output varies depending on the output voltage. See *Table 1* for the required output capacitance.

For this design example, four 22 µF, 25 V ceramic capacitors are used.

Copyright © 2017-2018, Texas Instruments Incorporated



## 8.2.2.7 Application Curves





## 9 Power Supply Recommendations

The LMZM33603 is designed to operate from an input voltage supply range between 4 V and 36 V. This input supply must be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMZM33603 supply voltage that can cause a false UVLO fault triggering and system reset.

If the input supply is located more than a few inches from the LMZM33603 additional bulk capacitance may be required in addition to the ceramic bypass capacitors. The typical amount of bulk capacitance is a  $100-\mu F$  electrolytic capacitor.



## 10 Layout

The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. The following guidelines will help users design a PCB with the best power conversion performance, optimal thermal performance, and minimized generation of unwanted EMI.

## 10.1 Layout Guidelines

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 38 thru Figure 41, shows a typical PCB layout. Some considerations for an optimized layout are:

- Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress.
- Connect PGND pins 14 and 15 directly to pin 18 using thick copper traces.
- Connect the SW pins together using a small copper island under the device for thermal relief.
- Place ceramic input and output capacitors close to the device pins to minimize high frequency noise.
- Locate additional output capacitors between the ceramic capacitor and the load.
- Keep AGND and PGND separate from one another.
- Place R<sub>FBT</sub>, R<sub>FBB</sub>, R<sub>RT</sub>, and C<sub>FF</sub> as close as possible to their respective pins.
- Use multiple vias to connect the power planes to internal layers.

### 10.2 Layout Examples



Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



#### 10.3 Theta JA vs PCB Area

The amount of PCB copper effects the thermal performance of the device. Figure 42 shows the effects of copper area on the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the LMZM33603. The junction-to-ambient thermal resistance is plotted for a 2-layer PCB and a 4-layer PCB with PCB area from 16 cm<sup>2</sup> to 49 cm<sup>2</sup>.

To determine the required copper area for an application:

- 1. Determine the maximum power dissipation of the device in the application by referencing the power dissipation graphs in the *Typical Characteristics* section.
- 2. Calculate the maximum  $\theta_{JA}$  using Equation 5 and the maximum ambient temperature of the application.

$$\theta_{JA} = \frac{(125^{\circ}C - T_{A(max)})}{P_{D(max)}} (^{\circ}C/W)$$
(5)

3. Reference Figure 42 to determine the minimum required PCB area for the application conditions.



Figure 42.  $\theta_{JA}$  vs PCB Area

### 10.4 EMI

The LMZM33603 is compliant with EN55011 Class B radiated emissions. Figure 43, Figure 44, and Figure 45 show typical examples of radiated emissions plots for the LMZM33603. The graphs include the plots of the antenna in the horizontal and vertical positions.

#### 10.4.1 EMI Plots

EMI plots were measured using the standard LMZM33603EVM with no input filter.

Copyright © 2017–2018, Texas Instruments Incorporated

## **EMI** (continued)



Figure 43. Radiated Emissions 24-V Input, 5-V Output, 3-A Load (EN55011 Class B)



Figure 44. Radiated Emissions 24-V Input, 12-V Output, 3-A Load (EN55011 Class B)



## **EMI** (continued)



Figure 45. Radiated Emissions 12-V Input, 5-V Output, 3-A Load (EN55011 Class B)

## 10.5 Package Specifications

**Table 9. Package Specifications Table** 

|                             | VALUE                                                                 | UNIT |       |
|-----------------------------|-----------------------------------------------------------------------|------|-------|
| Weight                      |                                                                       | 0.74 | grams |
| Flammability                | Meets UL 94 V-O                                                       |      |       |
| MTBF Calculated Reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 98.0 | MHrs  |

Copyright © 2017–2018, Texas Instruments Incorporated



## 11 Device and Documentation Support

#### 11.1 Device Support

## 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMZM33603 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 11.2 Related Documentation

For related documentation see the following:

TI application report Inverting Application for the LMZM33602/03

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

0



## 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 12.1 Tape and Reel Information





|    | Dimension designed to accommodate the component width   |  |  |  |  |  |  |
|----|---------------------------------------------------------|--|--|--|--|--|--|
|    | Dimension designed to accommodate the component length  |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickne |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                       |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                 |  |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |  |
|---------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--|
| LMZM33603RLRR | B2QFN           | RLR                | 18   | 500 | 330.0                    | 24.4                     | 7.35       | 9.35       | 4.35       | 12.0       | 24.0      | Q1               |  |

Copyright © 2017–2018, Texas Instruments Incorporated





| Device        | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMZM33603RLRR | B2QFN        | RLR             | 18   | 500 | 383.0       | 353.0      | 58.0        |



## PACKAGE OPTION ADDENDUM

28-Jun-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan                               | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                                    | (6)              | (3)                 |              | (4/5)          |         |
| LMZM33603RLRR    | ACTIVE | B2QFN        | RLR     | 18   | 500 | RoHS (In<br>Work) & Green<br>(In Work) | Call TI          | Level-3-250C-168 HR | -40 to 105   | LMZM33603      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pads must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package designed to be soldered to a thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.