SNOS413C - MAY 2004-REVISED OCTOBER 2006 # LPV321 Single/LPV358 Dual/LPV324 Quad General Purpose, Low Voltage, Low Power, Rail-to-Rail Output Operational Amplifiers Check for Samples: LPV321-N, LPV324-N, LPV358-N ### **FEATURES** (For $V^+ = 5V$ and $V^- = 0V$ , typical unless otherwise noted) - Guaranteed 2.7V and 5V performance - No crossover distortion - Space saving package - 5-Pin SC70 2.0x2.1x1.0 mm - Industrial temperature range, -40°C to +85°C - Gain-bandwidth product, 152 kHz - Low supply current - LPV321, 9 μA - LPV358, 15 μA - LPV324, 28 µA - Rail-to-rail output swing @ 100 kΩ Load - V⁺-3.5 mV - V<sup>-</sup>+90 mV - V<sub>CM</sub>, -0.2V to V<sup>+</sup>-0.8V ### **APPLICATIONS** - Active filters - General purpose low voltage applications - · General purpose portable devices ### DESCRIPTION The LPV321/358/324 are low power (9 $\mu$ A per channel at 5.0V) versions of the LMV321/358/324 op amps. This is another addition to the LMV321/358/324 family of commodity op amps. The LPV321/358/324 are the most cost effective solutions for the applications where low voltage, low power operation, space saving and low price are needed. The LPV321/358/324 have rail-to-rail output swing capability and the input common-mode voltage range includes ground. They all exhibit excellent speed-power ratio, achieving 5 kHz of bandwidth with a supply current of only 9 $\mu$ A. The LPV321 is available in space saving 5-Pin SC70, which is approximately half the size of 5-Pin SOT23. The small package saves space on PC boards, and enables the design of small portable electronic devices. It also allows the designer to place the device closer to the signal source to reduce noise pickup and increase signal integrity. The chips are built with National's advanced submicron silicon-gate BiCMOS process. The LPV321/358/324 have bipolar input and output stages for improved noise performance and higher output current drive. ### **Connection Diagram** Figure 1. Top View A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### 8-Pin SOIC/MSOP Figure 2. Top View ### 14-Pin SOIC/TSSOP Figure 3. Top View These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## Absolute Maximum Ratings (1) | ESD Tolerance (2) | | |------------------------------------------------------|-----------------| | Human Body Model | | | LPV324 | 2000V | | LPV358 | 1500V | | LPV321 | 1500V | | Machine Model | 100V | | Differential Input Voltage | ±Supply Voltage | | Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 5.5V | | Output Short Circuit to V <sup>+</sup> | (3) | | Output Short Circuit to V - | (4) | | Soldering Information | | | Infrared or Convection (20 sec) | 235°C | | Storage Temperature Range | -65°C to 150°C | | Junction Temp. (T <sub>J</sub> , max) <sup>(5)</sup> | 150°C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. - (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC). - Shorting output to V<sup>+</sup> will adversely affect reliability. Shorting output to V<sup>-</sup> will adversely affect reliability. - The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. Submit Documentation Feedback www.ti.com SNOS413C-MAY 2004-REVISED OCTOBER 2006 # Operating Ratings (1) | Supply Voltage | 2.7V to 5V | |------------------------------------------|----------------| | Temperature Range | −40°C to +85°C | | Thermal Resistance $(\theta_{JA})^{(2)}$ | | | 5-Pin SC70 | 478°C/W | | 5-Pin SOT23 | 265°C/W | | 8-Pin SOIC | 190°C/W | | 8-Pin MSOP | 235°C/W | | 14-Pin SOIC | 145°C/W | | 14-Pin TSSOP | 155°C/W | | | | <sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Submit Documentation Feedback <sup>(2)</sup> All numbers are typical, and apply for packages soldered directly onto a PC board in still air. ### 2.7V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = 2.7V$ , $V^- = 0V$ , $V_{CM} = 1.0V$ , $V_O = V^+/2$ and $R_L > 1$ M $\Omega$ . | Symbol | Parameter | Conditions | <b>Min</b><br>(1) | Typ<br>(2) | Max<br>(1) | Units | |--------------------------|------------------------------------|-------------------------------------------------------|---------------------|------------|------------|-------| | Vos | Input Offset Voltage | | | 1.2 | 7 | mV | | TCV <sub>OS</sub> | Input Offset Voltage Average Drift | | | 2 | | μV/°C | | I <sub>B</sub> | Input Bias Current | | | 1.7 | 50 | nA | | Ios | Input Offset Current | | | 0.6 | 40 | nA | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 1.7V$ | 50 | 70 | | dB | | PSRR | Power Supply Rejection Ratio | $2.7V \le V^{+} \le 5V$<br>$V_{O} = 1V, V_{CM} = 1V$ | 50 | 65 | | dB | | V <sub>CM</sub> Input Co | Input Common-Mode Voltage | For CMRR ≥ 50 dB | 0 | -0.2 | | V | | | Range | | | 1.9 | 1.7 | 7 v | | Vo | Output Swing | $R_L = 100 \text{ k}\Omega \text{ to } 1.35 \text{V}$ | V <sup>+</sup> −100 | V+ -3 | | mV | | | | | | 80 | 180 | mV | | I <sub>S</sub> | Supply Current | LPV321 | | 4 | 8 | μA | | | | LPV358<br>Both Amplifiers | | 8 | 16 | μА | | | | LPV324<br>All Four Amplifiers | | 16 | 24 | μА | <sup>1)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. ### 2.7V AC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = 2.7V$ , $V^- = 0V$ , $V_{CM} = 1.0V$ , $V_O = V^+/2$ and $R_L > 1$ M $\Omega$ . | Symbol | Parameter | Conditions | <b>Min</b><br>(1) | Typ<br>(2) | Max<br>(1) | Units | |----------------|------------------------------|------------------------|-------------------|------------|------------|------------------| | GBWP | Gain-Bandwidth Product | C <sub>L</sub> = 22 pF | | 112 | | kHz | | Фт | Phase Margin | | | 97 | | Deg | | G <sub>m</sub> | Gain Margin | | | 35 | | dB | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz | | 178 | | <u>nV</u><br>√Hz | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | | 0.50 | | pA<br>1√Hz | Submit Documentation Feedback <sup>(1)</sup> All limits are guaranteed by testing or statistical analysis. (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. ### **5V DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J$ = 25°C, $V^+$ = 5V, $V^-$ = 0V, $V_{CM}$ = 2.0V, $V_O$ = $V^+/2$ and R $_L$ > 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | <b>Min</b> (1) | Тур<br>(2) | Max<br>(1) | Units | |-------------------|------------------------------------------|------------------------------------------------------|--------------------------------------------------|---------------------|-------------------|-------| | V <sub>OS</sub> | Input Offset Voltage | | | 1.5 | 7<br><b>10</b> | mV | | TCV <sub>OS</sub> | Input Offset Voltage Average Drift | | | 2 | | μV/°C | | I <sub>B</sub> | Input Bias Current | | | 2 | 50<br><b>60</b> | nA | | I <sub>OS</sub> | Input Offset Current | | | 0.6 | 40<br><b>50</b> | nA | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 4V$ | 50 | 71 | | dB | | PSRR | Power Supply Rejection Ratio | $2.7V \le V^+ \le 5V$<br>$V_O = 1V, V_{CM} = 1V$ | 50 | 65 | | dB | | V <sub>CM</sub> | Input Common-Mode Voltage | For CMRR ≥ 50 dB | 0 | -0.2 | | V | | | Range | | | 4.2 | 4 | v | | A <sub>V</sub> | Large Signal Voltage Gain | $R_L = 100 \text{ k}\Omega$ | 15<br><b>10</b> | 100 | | V/mV | | Vo | Output Swing | $R_L = 100 \text{ k}\Omega \text{ to } 2.5 \text{V}$ | V <sup>+</sup> -100<br><b>V<sup>+</sup> -200</b> | V <sup>+</sup> -3.5 | | >/ | | | | | | 90 | 180<br><b>220</b> | mV | | I <sub>O</sub> | Output Short Circuit Current<br>Sourcing | LPV324, LPV358, and LPV321<br>V <sub>O</sub> = 0V | 2 | 16 | | mA | | | Output Short Circuit Current Sinking | LPV321<br>V <sub>O</sub> = 5V | 20 | 60 | | mA | | | | LPV324 and LPV358<br>V <sub>O</sub> = 5V | 11 | 16 | | mA | | Is | Supply Current | LPV321 | | 9 | 12<br><b>15</b> | μA | | | | LPV358<br>Both amplifiers | | 15 | 20<br><b>24</b> | μA | | | | LPV324<br>All four amplifiers | | 28 | 42<br><b>46</b> | μA | All limits are guaranteed by testing or statistical analysis. Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. (3) $R_L$ is connected to $V^-$ . The output voltage is $0.5V \le V_O \le 4.5V$ . ### **5V AC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = 0V$ , $V_{CM} = 2.0V$ , $V_O = V^+/2$ and $R_L > 1M\Omega$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(1) | <b>Typ</b> (2) | Min<br>(1) | Units | |----------------|------------------------------|------------------------|------------|----------------|------------|------------------| | SR | Slew Rate | (3) | | 0.1 | | V/µs | | GBWP | Gain-Bandwidth Product | C <sub>L</sub> = 22 pF | | 152 | | kHz | | Φ <sub>m</sub> | Phase Margin | | | 87 | | Deg | | G <sub>m</sub> | Gain Margin | | | 19 | | dB | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz, | | 146 | | <u>nV</u><br>√Hz | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | | 0.30 | | <u>pA</u><br>√Hz | <sup>(1)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. <sup>(3)</sup> Connected as voltage follower with 3V step input. Number specified is the slower of the positive and negative slew rates. ### **Typical Performance Characteristics** Unless otherwise specified, $V_S = +5V$ , single supply, $T_A = 25$ °C. Unless otherwise specified, $V_S = +5V$ , single supply, $T_A = 25$ °C. ### **Crosstalk Rejection** ### **CMRR** ### CMRR vs. # Input Current Noise # Frequency (Hz) 20 Unless otherwise specified, $V_S = +5V$ , single supply, $T_A = 25$ °C. Unless otherwise specified, $V_S = +5V$ , single supply, $T_A = 25$ °C. vs. Stability -1 -0.5 0 0.5 Output Voltage (V) ### vs. ### **Inverting Small Signal Pulse Response** ### Stability Stability ### **Open Loop Output Impedance** Unless otherwise specified, $V_S = +5V$ , single supply, $T_A = 25$ °C. ### **Application Information** ### BENEFITS OF THE LPV321/358/324 ### Size The small footprints of the LPV321/358/324 packages save space on printed circuit boards, and enable the design of smaller electronic products, such as cellular phones, pagers, or other portable systems. The low profile of the LPV321/358/324 make them possible to use in PCMCIA type III cards. ### Signal Integrity Signals can pick up noise between the signal source and the amplifier. By using a physically smaller amplifier package, the LPV321/358/324 can be placed closer to the signal source, reducing noise pickup and increasing signal integrity. ### Simplified Board Layout These products help you to avoid using long pc traces in your pc board layout. This means that no additional components, such as capacitors and resistors, are needed to filter out the unwanted signals due to the interference between the long pc traces. ### Low Supply Current These devices will help you to maximize battery life. They are ideal for battery powered systems. ### Low Supply Voltage National provides guaranteed performance at 2.7V and 5V. These guarantees ensure operation throughout the battery lifetime. ### Rail-to-Rail Output Rail-to-rail output swing provides maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages. ### Input Includes Ground Allows direct sensing near GND in single supply operation. The differential input voltage may be larger than V<sup>+</sup> without damaging the device. Protection should be provided to prevent the input voltages from going negative more than −0.3V (at 25°C). An input clamp diode with a resistor to the IC input terminal can be used. Submit Documentation Feedback ### **CAPACITIVE LOAD TOLERANCE** The LPV321/358/324 can directly drive 200 pF in unity-gain without oscillation. The unity-gain follower is the most sensitive configuration to capacitive loading. Direct capacitive loading reduces the phase margin of amplifiers. The combination of the amplifier's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. To drive a heavier capacitive load, circuit in Figure 4 can be used. Figure 4. Indirectly Driving A Capacitive Load Using Resistive Isolation In Figure 4, the isolation resistor $R_{ISO}$ and the load capacitor $C_L$ form a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of $R_{ISO}$ . The bigger the $R_{ISO}$ resistor value, the more stable $V_{OUT}$ will be. Figure 5 is an output waveform of Figure 4 using 100 k $\Omega$ for $R_{ISO}$ and 1000 pF for $C_L$ . Figure 5. Pulse Response of the LPV324 Circuit in Figure 4 The circuit in Figure 6 is an improvement to the one in Figure 4 because it provides DC accuracy as well as AC stability. If there were a load resistor in Figure 4, the output would be voltage divided by $R_{\rm ISO}$ and the load resistor. Instead, in Figure 6, $R_{\rm F}$ provides the DC accuracy by using feed-forward techniques to connect $V_{\rm IN}$ to $R_{\rm L}$ . Caution is needed in choosing the value of $R_{\rm F}$ due to the input bias current of the LPV321/358/324. $C_{\rm F}$ and $R_{\rm ISO}$ serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifier's inverting input, thereby preserving phase margin in the overall feedback loop. Increased capacitive drive is possible by increasing the value of $C_{\rm F}$ . This in turn will slow down the pulse response. Figure 6. Indirectly Driving A Capacitive Load with DC Accuracy ### INPUT BIAS CURRENT CANCELLATION The LPV321/358/324 family has a bipolar input stage. The typical input bias current of LPV321/358/324 is 1.5 nA with 5V supply. Thus a 100 k $\Omega$ input resistor will cause 0.15 mV of error voltage. By balancing the resistor values at both inverting and non-inverting inputs, the error caused by the amplifier's input bias current will be reduced. The circuit in Figure 7 shows how to cancel the error caused by input bias current. Copyright © 2004–2006, Texas Instruments Incorporated Submit Documentation Feedback Figure 7. Cancelling the Error Caused by Input Bias Current ### TYPICAL SINGLE-SUPPLY APPLICATION CIRCUITS ### Difference Amplifier The difference amplifier allows the subtraction of two voltages or, as a special case, the cancellation of a signal common to two inputs. It is useful as a computational amplifier, in making a differential to single-ended conversion or in rejecting a common mode signal. Figure 8. Difference Amplifier $$V_{OUT} = \begin{pmatrix} R1 + R2 \\ R3 + R4 \end{pmatrix} \frac{R4}{R1} V_2 - \frac{R2}{R1} V_1 + \begin{pmatrix} R1 + R2 \\ R3 + R4 \end{pmatrix} \frac{R3}{R1} \cdot \frac{V^+}{2}$$ for R1 = R3 and R2 = R4 $$V_{OUT} = \frac{R2}{R1} (V_2 - V_1) + \frac{V^+}{2}$$ (1) ### Instrumentation Circuits The input impedance of the previous difference amplifier is set by the resistor $R_1$ , $R_2$ , $R_3$ , and $R_4$ . To eliminate the problems of low input impedance, one way is to use a voltage follower ahead of each input as shown in the following two instrumentation amplifiers. ### Three-op-amp Instrumentation Amplifier The quad LPV324 can be used to build a three-op-amp instrumentation amplifier as shown in Figure 9 Figure 9. Three-op-amp Instrumentation Amplifier The first stage of this instrumentation amplifier is a differential-input, differential-output amplifier, with two voltage followers. These two voltage followers assure that the input impedance is over 100 M $\Omega$ . The gain of this instrumentation amplifier is set by the ratio of $R_2/R_1$ . $R_3$ should equal $R_1$ and $R_4$ equal $R_2$ . Matching of $R_3$ to $R_1$ and $R_4$ to $R_2$ affects the CMRR. For good CMRR over temperature, low drift resistors should be used. Making $R_4$ Slightly smaller than $R_2$ and adding a trim pot equal to twice the difference between $R_2$ and $R_4$ will allow the CMRR to be adjusted for optimum. ### Two-op-amp Instrumentation Amplifier A two-op-amp instrumentation amplifier can also be used to make a high-input-impedance DC differential amplifier (Figure 10). As in the three-op-amp circuit, this instrumentation amplifier requires precise resistor matching for good CMRR. $R_4$ should equal to $R_1$ and $R_3$ should equal $R_2$ . Figure 10. Two-op-amp Instrumentation Amplifier $$V_0 = \left(1 + \frac{R^4}{R^3}\right)(V_2 - V_1)$$ , where R1 = R4 and R2 = R3 As shown: $V_0 = 2\left(V_2 - V_1\right)$ (2) ### **Single-Supply Inverting Amplifier** There may be cases where the input signal going into the amplifier is negative. Because the amplifier is operating in single supply voltage, a voltage divider using $R_3$ and $R_4$ is implemented to bias the amplifier so the input signal is within the input common-common voltage range of the amplifier. The capacitor $C_1$ is placed between the inverting input and resistor $R_1$ to block the DC signal going into the AC signal source, $V_{IN}$ . The values of $R_1$ and $C_1$ affect the cutoff frequency, fc = $1/2\pi$ R $_1C_1$ . As a result, the output signal is centered around mid-supply (if the voltage divider provides $V^+/2$ at the non-inverting input). The output can swing to both rails, maximizing the signal-to-noise ratio in a low voltage system. Figure 11. Single-Supply Inverting Amplifier $$V_{OUT} = -\frac{R2}{R1}V_{IN} \tag{3}$$ ### **ACTIVE FILTER** ### Simple Low-Pass Active Filter The simple low-pass filter is shown in Figure 12. Its low-frequency gain( $\omega \to o$ ) is defined by $-R_3/R_1$ . This allows low-frequency gains other than unity to be obtained. The filter has a -20 dB/decade roll-off after its corner frequency fc. $R_2$ should be chosen equal to the parallel combination of $R_1$ and $R_3$ to minimize errors due to bais current. The frequency response of the filter is shown in Figure 13 Copyright © 2004–2006, Texas Instruments Incorporated Submit Documentation Feedback Figure 12. Simple Low-Pass Active Filter $$A_{L} = -\frac{R_{3}}{R_{1}}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ $$R_{2} = R_{1} || R_{3}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ $$f_{c} = \frac{1}{2\pi R_{3}C_{1}}$$ Figure 13. Frequency Response of Simple Low-pass Active Filter in Figure 9 Note that the single-op-amp active filters are used in to the applications that require low quality factor, $Q \leq 10$ , low frequency ( $\leq 5$ kHz), and low gain ( $\leq 10$ ), or a small value for the product of gain times $Q \leq 100$ ). The op amp should have an open loop voltage gain at the highest frequency of interest at least 50 times larger than the gain of the filter at this frequency. In addition, the selected op amp should have a slew rate that meets the following requirement: Slew Rate $\geq 0.5 \text{ x } (\omega_H \text{V}_{OPP}) \text{ X } 10^{-6} \text{V/}\mu\text{sec}$ Where $\omega_H$ is the highest frequency of interest, and $V_{\text{OPP}}$ is the output peak-to-peak voltage. # SC70-5 Tape and Reel Specification ### **SOT-23-5 Tape and Reel Specification** ### **TAPE FORMAT** | Tape Section | # Cavities | Cavity Status | Cover Tape Status | | |--------------|------------|---------------|-------------------|--| | Leader | 0 (min) | Empty | Sealed | | | (Start End) | 75 (min) | Empty | Sealed | | | Carrier | 3000 | Filled | Sealed | | | | 250 | Filled | Sealed | | | Trailer | 125 (min) | Empty | Sealed | | | (Hub End) | 0 (min) | Empty | Sealed | | ### TAPE DIMENSIONS | 8 mm | 0.130 | 0.124 | 0.130 | 0.126 | 0.138 ±0.002 | 0.055 ±0.004 | 0.157 | 0.315 ±0.012 | |-----------|-------|--------|-------|--------|--------------|--------------|--------|--------------| | | (3.3) | (3.15) | (3.3) | (3.2) | (3.5 ±0.05) | (1.4 ±0.11) | (4) | (8 ±0.3) | | Tape Size | DIM A | DIM Ao | DIM B | DIM Bo | DIM F | DIM Ko | DIM P1 | DIM W | ### **REEL DIMENSIONS** | 8 mm | 7.00 | 0.059 | 0.512 | 0.795 | 2.165 | 0.331 + 0.059/-0.000 | 0.567 | W1+ 0.078/-0.039 | |-----------|--------|-------|-------|-------|-------|----------------------|-------|------------------| | | 330.00 | 1.50 | 13.00 | 20.20 | 55.00 | 8.40 + 1.50/-0.00 | 14.40 | W1 + 2.00/-1.00 | | Tape Size | Α | В | С | D | N | W1 | W2 | W3 | 24-Jan-2013 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | LPV321M5 | ACTIVE | SOT-23 | DBV | 5 | 1000 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | A27A | Samples | | LPV321M5/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | A27A | Samples | | LPV321M5X | ACTIVE | SOT-23 | DBV | 5 | 3000 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | A27A | Samples | | LPV321M5X/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | A27A | Samples | | LPV321M7 | ACTIVE | SC70 | DCK | 5 | 1000 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | A19 | Samples | | LPV321M7/NOPB | ACTIVE | SC70 | DCK | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | A19 | Samples | | LPV321M7X | ACTIVE | SC70 | DCK | 5 | 3000 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | A19 | Samples | | LPV321M7X/NOPB | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | A19 | Samples | | LPV324M | ACTIVE | SOIC | D | 14 | 55 | TBD | CU SNPB | Level-1-235C-UNLIM | -40 to 85 | LPV324M | Samples | | LPV324M/NOPB | ACTIVE | SOIC | D | 14 | 55 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LPV324M | Samples | | LPV324MT | ACTIVE | TSSOP | PW | 14 | 94 | TBD | CU SNPB | Level-1-260C-UNLIM | | LPV324<br>MT | Samples | | LPV324MT/NOPB | ACTIVE | TSSOP | PW | 14 | 94 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LPV324<br>MT | Samples | | LPV324MTX | ACTIVE | TSSOP | PW | 14 | 2500 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | LPV324<br>MT | Samples | | LPV324MTX/NOPB | ACTIVE | TSSOP | PW | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LPV324<br>MT | Samples | | LPV324MX | ACTIVE | SOIC | D | 14 | 2500 | TBD | CU SNPB | Level-1-235C-UNLIM | -40 to 85 | LPV324M | Samples | | LPV324MX/NOPB | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LPV324M | Sample | | LPV358M/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | LPV<br>358M | Sample | | LPV358MM | ACTIVE | VSSOP | DGK | 8 | 1000 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | P358 | Samples | ### PACKAGE OPTION ADDENDUM 24-Jan-2013 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | LPV358MM/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | P358 | Samples | | LPV358MMX | ACTIVE | VSSOP | DGK | 8 | 3500 | TBD | CU SNPB | Level-1-260C-UNLIM | -40 to 85 | P358 | Samples | | LPV358MMX/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | P358 | Samples | | LPV358MX | ACTIVE | SOIC | D | 8 | 2500 | TBD | CU SNPB | Level-1-235C-UNLIM | -40 to 85 | LPV<br>358M | Samples | | LPV358MX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LPV<br>358M | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. 24-Jan-2013 PACKAGE MATERIALS INFORMATION www.ti.com 17-Nov-2012 ### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity AO | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LPV321M5 | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LPV321M5/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LPV321M5X | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LPV321M5X/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LPV321M7 | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV321M7/NOPB | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV321M7X | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV321M7X/NOPB | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV324MTX | TSSOP | PW | 14 | 2500 | 330.0 | 12.4 | 6.95 | 8.3 | 1.6 | 8.0 | 12.0 | Q1 | | LPV324MTX/NOPB | TSSOP | PW | 14 | 2500 | 330.0 | 12.4 | 6.95 | 8.3 | 1.6 | 8.0 | 12.0 | Q1 | | LPV324MX | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LPV324MX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LPV358MM | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LPV358MM/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LPV358MMX | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LPV358MMX/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LPV358MX | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LPV358MX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | www.ti.com 17-Nov-2012 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LPV321M5 | SOT-23 | DBV | 5 | 1000 | 203.0 | 190.0 | 41.0 | | LPV321M5/NOPB | SOT-23 | DBV | 5 | 1000 | 203.0 | 190.0 | 41.0 | | LPV321M5X | SOT-23 | DBV | 5 | 3000 | 206.0 | 191.0 | 90.0 | | LPV321M5X/NOPB | SOT-23 | DBV | 5 | 3000 | 206.0 | 191.0 | 90.0 | | LPV321M7 | SC70 | DCK | 5 | 1000 | 203.0 | 190.0 | 41.0 | | LPV321M7/NOPB | SC70 | DCK | 5 | 1000 | 203.0 | 190.0 | 41.0 | | LPV321M7X | SC70 | DCK | 5 | 3000 | 206.0 | 191.0 | 90.0 | | LPV321M7X/NOPB | SC70 | DCK | 5 | 3000 | 206.0 | 191.0 | 90.0 | | LPV324MTX | TSSOP | PW | 14 | 2500 | 349.0 | 337.0 | 45.0 | | LPV324MTX/NOPB | TSSOP | PW | 14 | 2500 | 349.0 | 337.0 | 45.0 | | LPV324MX | SOIC | D | 14 | 2500 | 349.0 | 337.0 | 45.0 | | LPV324MX/NOPB | SOIC | D | 14 | 2500 | 349.0 | 337.0 | 45.0 | | LPV358MM | VSSOP | DGK | 8 | 1000 | 203.0 | 190.0 | 41.0 | | LPV358MM/NOPB | VSSOP | DGK | 8 | 1000 | 203.0 | 190.0 | 41.0 | | LPV358MMX | VSSOP | DGK | 8 | 3500 | 349.0 | 337.0 | 45.0 | | LPV358MMX/NOPB | VSSOP | DGK | 8 | 3500 | 349.0 | 337.0 | 45.0 | | LPV358MX | SOIC | D | 8 | 2500 | 349.0 | 337.0 | 45.0 | | LPV358MX/NOPB | SOIC | D | 8 | 2500 | 349.0 | 337.0 | 45.0 | # DBV (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA. # DBV (R-PDSO-G5) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. # DCK (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # D (R-PDSO-G8) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. ### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>