# LR38616

#### DESCRIPTION

The LR38616 is a CMOS timing generator IC which generates timing pulses for driving 2 140 k-pixel CCD area sensor and processing pulses.

## FEATURES

- Designed for 1/2.7-type 2 140 k-pixel CCD area sensor
- Frequency of driving horizontal CCD : 17.937 MHz
- In monitoring mode, it can be obtained 30 fields/s
- Two still mode types : 3 fields period and 4 fields period
- External shutter control function with serial data input is possible
- +3 V and +4.5 V power supplies
- Package : 48-pin QFP (P-QFP048-0707) 0.5 mm pin-pitch

## Timing Generator IC for 2 140 k-pixel CCD

### **PIN CONNECTIONS**



In the absence of confirmation by device specification sheets, SHARP takes no responsibility for any defects that may occur in equipment using any SHARP devices shown in catalogs, data books, etc. Contact SHARP in order to obtain the latest device specification sheets before using any SHARP device.

### **BLOCK DIAGRAM**



### **PIN DESCRIPTION**

| Pin No. | SYMBOL | IO SYMBOL | POLARITY | PIN NAME                                | DESCRIPTION                                                 |  |  |
|---------|--------|-----------|----------|-----------------------------------------|-------------------------------------------------------------|--|--|
| 1       | OFDC   | O3        | Л        | Control pulse output<br>for OFD voltage | A pulse to control OFD voltage.                             |  |  |
| 2 V1X   |        | O3        | ſL       | Vertical transfer                       | A vertical transfer pulse for the CCD.                      |  |  |
| 2       |        |           |          | pulse output 1                          | Connect to V1x pin of vertical driver IC.                   |  |  |
|         |        |           |          | Readout pulse                           | A pulse that transfers the charge of the photo-diode to     |  |  |
| 3       | VH1AX  | O3        | Ţ        | output 1A                               | the vertical shift register.                                |  |  |
|         |        |           |          |                                         | Connect to VH1AX pin of vertical driver IC.                 |  |  |
|         |        |           |          | Readout pulse                           | A pulse that transfers the charge of the photo-diode to     |  |  |
| 4       | VH1BX  | O3        | T        | output 1B                               | the vertical shift register.                                |  |  |
|         |        |           |          |                                         | Connect to VH1BX pin of vertical driver IC.                 |  |  |
| 5       | V2X    | O3        | ſL       | Vertical transfer                       | A vertical transfer pulse for the CCD.                      |  |  |
| 5       | VZA    | 03        |          | pulse output 2                          | Connect to V2x pin of vertical driver IC.                   |  |  |
| 6       | Vdd3   | -         | Ι        | Power supply                            | Supply of +3.3 V power.                                     |  |  |
| 7       | GND    | -         | Ι        | Ground                                  | A grounding pin.                                            |  |  |
| 0       | Vзх    | O3        | ][       | Vertical transfer                       | A vertical transfer pulse for the CCD.                      |  |  |
| 8       | V3X    | 03        |          | pulse output 3                          | Connect to V3x pin of vertical driver IC.                   |  |  |
|         | VНзах  | O3        | T        | Deedeut nulee                           | A pulse that transfers the charge of the photo-diode to     |  |  |
| 9       |        |           |          | Readout pulse                           | the vertical shift register.                                |  |  |
|         |        |           |          | output 3A                               | Connect to VH3AX pin of vertical driver IC.                 |  |  |
|         | VНзвх  | O3        | T        | Readout pulse<br>output 3B              | A pulse that transfers the charge of the photo-diode to     |  |  |
| 10      |        |           |          |                                         | the vertical shift register.                                |  |  |
|         |        |           |          |                                         | Connect to VH3BX pin of vertical driver IC.                 |  |  |
| 11      | V4X    | O3        | 7[       | Vertical transfer                       | A vertical transfer pulse for the CCD.                      |  |  |
|         | V4X    | 03        |          | pulse output 4                          | Connect to V4x pin of vertical driver IC.                   |  |  |
|         |        | O3        | Ţ        |                                         | A pulse that sweeps the charge of the photo-diode for       |  |  |
| 12      | OFDX   |           |          |                                         | the electronic shutter. Connect to OFD pin of the CCD       |  |  |
| 12      |        |           |          | OFD pulse output                        | through the vertical driver IC and DC offset circuit.       |  |  |
|         |        |           |          |                                         | Held at H level in normal mode.                             |  |  |
| 13      | PBLK   | O3        | T        | Pre-blanking pulse                      | A pulse that corresponds to the cease period of the         |  |  |
| 13      | FDLK   | 03        |          | output                                  | horizontal transfer pulse.                                  |  |  |
|         | BCPX   | O3        | T        |                                         | A pulse to clamp the optical black signal.                  |  |  |
| 14      |        |           |          | Optical black clamp                     | This pulse stays high during the absence of                 |  |  |
| 14      |        |           |          | pulse output                            | effective pixels within the vertical blanking or during the |  |  |
|         |        |           |          |                                         | sweepout signal.                                            |  |  |
| 45      |        | 00        | ר        |                                         | A pulse to clamp the dummy outputs of the CCD signal.       |  |  |
| 15      | CLPX   | O3        | Ţ        | Clamp pulse output                      | This pulse stays high during the sweepout period.           |  |  |
|         | ADCK   | O6MA3     | IJ       | AD clock output                         | An output pin for AD converter.                             |  |  |
| 16      |        |           |          |                                         | The output phase of ADCK is selected by serial data in      |  |  |
|         |        |           |          | -                                       | 90° steps.                                                  |  |  |
| 17      | GND    | _         | _        | Ground                                  | A grounding pin.                                            |  |  |

| PIN NO. | SYMBOL | IO SYMBOL | POLARITY | PIN NAME             | DESCRIPTION                                                     |                                               |       |                                                        |             |                                               |
|---------|--------|-----------|----------|----------------------|-----------------------------------------------------------------|-----------------------------------------------|-------|--------------------------------------------------------|-------------|-----------------------------------------------|
|         |        |           | L        |                      | A pulse to clamp the feed-through level for the CCD.            |                                               |       |                                                        |             |                                               |
| 18      | FCDS   | O6MA3     |          | CDS pulse output 1   | The output phase and output polarity of FCDS are                |                                               |       |                                                        |             |                                               |
|         |        |           | T        |                      | selected by serial data.                                        |                                               |       |                                                        |             |                                               |
|         |        |           | L        |                      | A pulse to sample-hold the signal for the CCD.                  |                                               |       |                                                        |             |                                               |
| 19      | FS     | O6MA3     |          | CDS pulse output 2   | The output phase and output polarity of FS are selected         |                                               |       |                                                        |             |                                               |
|         |        |           | T        |                      | by serial data.                                                 |                                               |       |                                                        |             |                                               |
| 20      | Vdd3   | -         | _        | Power supply         | Supply of +3.3 V power.                                         |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | An input pin for resetting all internal circuits at power-on.   |                                               |       |                                                        |             |                                               |
| 21      | ACLX   | ICU3      | _        | All clear input      | Connect to VDD through the diode and GND through the            |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | capacitor.                                                      |                                               |       |                                                        |             |                                               |
|         |        |           | L        |                      | A pulse to sample-hold the signal for the CDS circuit.          |                                               |       |                                                        |             |                                               |
| 22      | RS     | O6MA3     |          | S/H pulse output     | The output phase and output polarity of RS are selected         |                                               |       |                                                        |             |                                               |
|         |        |           | Ţ        |                      | by serial data.                                                 |                                               |       |                                                        |             |                                               |
| 23      | GND    | -         | -        | Ground               | A grounding pin.                                                |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | An input pin to control internal vertical clock for long        |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | shutter speed.                                                  |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | H level or open : VD                                            |                                               |       |                                                        |             |                                               |
| 24      | VCON   | ICU3      | -        | VD control input     | L level : VD is masked by the pulse which                       |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | is latched at the rising edge of VD.                            |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | It's necessary to be set SMD = high and number of the           |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | fields data $n \ge 2$ in serial data control at VCON operation. |                                               |       |                                                        |             |                                               |
| 25      | СКІ    | 00010     | 08012    | 08012                | 08012                                                           | 08012                                         | OSCI3 |                                                        | Clock input | An input pin for reference clock oscillation. |
| 25      | UNI    | 03013     | -        | Clock input          | The frequency is 35.874 MHz.                                    |                                               |       |                                                        |             |                                               |
| 26      | СКО    | OSCO3     | _        | Clock output         | An output pin for reference clock oscillation.                  |                                               |       |                                                        |             |                                               |
| 20      | UNU    | 03003     |          |                      | The output is the inverse of CKI (pin 25).                      |                                               |       |                                                        |             |                                               |
| 27      | CLK    | O6MA3     | OGMA3    | Л                    | Clock output                                                    | An output pin to generate HD and VD pulses.   |       |                                                        |             |                                               |
| 21      |        |           | ΙU       |                      | The frequency is 17.937 MHz.                                    |                                               |       |                                                        |             |                                               |
|         |        | O6MA3     |          |                      |                                                                 |                                               |       | An output pin for DSP IC. The frequency is 17.937 MHz. |             |                                               |
| 28      | DCLK   |           | Л        | Clock output         | The output phase of DCLK is selected by serial data in          |                                               |       |                                                        |             |                                               |
|         |        |           |          |                      | 90° steps.                                                      |                                               |       |                                                        |             |                                               |
| 29      | VD     | IC3       | 103      |                      | Vertical reference                                              | An input pin for reference of vertical pulse. |       |                                                        |             |                                               |
|         | VD     |           |          | pulse input          | Connect to VD pin of DSP IC.                                    |                                               |       |                                                        |             |                                               |
| 30      | Vdd3   | -         | -        | Power supply         | Supply of +3.3 V power.                                         |                                               |       |                                                        |             |                                               |
| 31      | GND    | -         | -        | Ground               | A grounding pin.                                                |                                               |       |                                                        |             |                                               |
| 32      | HD     | IC3       | ІСЗ [    | Horizontal drive     | An input pin for reference of horizontal pulse.                 |                                               |       |                                                        |             |                                               |
|         |        |           |          | pulse input          | Connect to HD pin of DSP IC.                                    |                                               |       |                                                        |             |                                               |
| 33      | EDo    | ICSU3     | _        | Strobe pulse input   | An input pin for the strobe pulse, to control the functions     |                                               |       |                                                        |             |                                               |
|         | 200    |           |          |                      | of LR38616. For details, see "Serial Data Control".             |                                               |       |                                                        |             |                                               |
|         |        | ICSU3     | _        | Shift register clock | An input pin for the clock of the shift register, to control    |                                               |       |                                                        |             |                                               |
| 34      | ED1    |           |          | input                | the functions of LR38616. For details, see "Serial Data         |                                               |       |                                                        |             |                                               |
|         |        |           |          | input                | Control".                                                       |                                               |       |                                                        |             |                                               |

| Pin No.                                                                                                                                         | SYMBOL           | IO SYMBOL | POLARITY | PIN NAME                              | DESCRIPTION                                                                                                                                         |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|----------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 35                                                                                                                                              | ED2              | ICSU3     | _        | Shift register data input             | An input pin for the data of the shift register, to control the functions of LR38616. For details, see "Serial Data Control".                       |  |  |  |
| 36                                                                                                                                              | ID               | O3        | ]][      | Line index pulse output               | The pulse is used in the color separator.<br>The signal switches between high and low at every line.                                                |  |  |  |
| 37                                                                                                                                              | TST1             | ICD4      | -        | Test pin 1                            | A test pin. Set open or to L level in normal mode.                                                                                                  |  |  |  |
| 38                                                                                                                                              | TST <sub>2</sub> | ICD4      | -        | Test pin 2                            | A test pin. Set open or to L level in normal mode.                                                                                                  |  |  |  |
| 39                                                                                                                                              | TVMD             | ICD4      | _        | TV mode selection input               | An input pin for TV mode selection.                                                                                                                 |  |  |  |
| 40                                                                                                                                              | Vdd4             | -         | -        | Power supply                          | Supply of +4.5 V power.                                                                                                                             |  |  |  |
| 41                                                                                                                                              | FH1              | O6MA43    | $\prod$  | Horizontal transfer<br>pulse output 1 | A horizontal transfer pulse for the CCD.<br>Connect to $\phi_{H1}$ pin of the CCD.                                                                  |  |  |  |
| 42                                                                                                                                              | GND              | -         | -        | Ground                                | A grounding pin.                                                                                                                                    |  |  |  |
| 43                                                                                                                                              | FH2              | O6MA43    | Π        | Horizontal transfer pulse output 2    | A horizontal transfer pulse for the CCD.<br>Connect to $\phi_{H2}$ pin of the CCD.                                                                  |  |  |  |
| 44                                                                                                                                              | VDD4             | _         | _        | Power supply                          | Supply of +4.5 V power.                                                                                                                             |  |  |  |
| 45                                                                                                                                              | TST₃             | ICD4      | -        | Test pin 3                            | A test pin. Set open or to L level in normal mode.                                                                                                  |  |  |  |
| 46                                                                                                                                              | FR               | O6MA43    | ſ        | Reset pulse output                    | A pulse to reset the charge of output circuit.<br>The output phase of FR is selected by serial data.                                                |  |  |  |
| 47                                                                                                                                              | STMD             | ICU4      | _        | Drive mode selection input            | An input pin for setting the repetition to take the still<br>picture.<br>H level or open : 4 fields period<br>L level : 3 fields period             |  |  |  |
| 48                                                                                                                                              | SHTR             | O3        | Π        | Trigger output                        | A trigger pulse for effective signal period.                                                                                                        |  |  |  |
| IC3 : Input pin (CMOS level)   ICU3 : Input pin (CMOS level with pull-up resistor)   ICSU3 : Input pin (CMOS schmitt-trigger level with pull-up |                  |           |          |                                       | O3 : Output pin (output high level is VDD3.)<br>O6MA3 : Output pin (output high level is VDD3.)<br>O6MA43 : Output pin (output high level is VDD4.) |  |  |  |

- OSCI3 : Input pin for oscillation
- OSCO3 : Output pin for oscillation

ICD4 : Input pin (CMOS level with pull-down resistor)

: Input pin (CMOS level with pull-up resistor)

resistor)

ICU4

#### Serial Data Control SERIAL DATA INPUT TIMING



ED<sub>2</sub> is shifted at the rising edge of ED<sub>1</sub>, and is latched at the rising edge of ED<sub>0</sub>.

PWSA is effective at the rising edge of ED<sub>0</sub>, but others are effective at the horizontal line in which VH<sub>1AX</sub> to VH<sub>3BX</sub> are active.

ED<sub>0</sub> should be at low level during data inputs of ED<sub>1</sub> and ED<sub>2</sub>.

Since all internal data are set to low level by ACLX, EDo to ED2 should be input for proper operations. Since all internal data except PWSA are set to low level by PWSA, ED0 to ED2 should be input for proper operations.

#### SERIAL DATA INPUTS

| DATA    | NAME            | FUNCTION                                   | DATA = L          | DATA = H   | AT ACLX = L |  |
|---------|-----------------|--------------------------------------------|-------------------|------------|-------------|--|
| D00-D06 | SD0-SD6         | Step of high speed shutter                 | -                 | All L      |             |  |
| D07     | SD7             |                                            |                   |            |             |  |
| D08     | SD8             | Number of exposed fields                   | -                 | All L      |             |  |
| D09     | SD9             |                                            |                   |            |             |  |
| D10     | SMD             | Electronic shutter mode control            | -                 | _          | L           |  |
| D11     | INMD            | Integration mode control                   | Monitoring Still  |            | L           |  |
| D12     | PWSA            | Power save control                         | Normal Power save |            | L           |  |
| D13     | PLCH            | Polarity control of FCDS, FS and RS pulses | Negative Positive |            | L           |  |
| D14     | DUMMY           | Dummy                                      | Fix to L level    |            | L           |  |
| D15     | BCPCNT          | BCP control                                | Discontinuous     | Continuous | L           |  |
| D16     | ML1             |                                            |                   | All L      |             |  |
| D17     | ML2             |                                            | -                 | AIL        |             |  |
| D18     | MR1             |                                            |                   |            |             |  |
| D19     | MR2             |                                            | -                 | All L      |             |  |
| D20     | MR3             |                                            |                   |            |             |  |
| D21     | MC1             |                                            |                   | All L      |             |  |
| D22     | MC <sub>2</sub> |                                            | -                 |            |             |  |
| D23     | МСз             | Phase control                              |                   |            |             |  |
| D24     | MS1             |                                            |                   | All L      |             |  |
| D25     | MS <sub>2</sub> |                                            | -                 |            |             |  |
| D26     | MS3             |                                            |                   |            |             |  |
| D27     | MF1             |                                            |                   |            |             |  |
| D28     | MF2             |                                            |                   | All L      |             |  |
| D29     | MFз             |                                            |                   |            |             |  |
| D30     | MA1             |                                            |                   | All L      |             |  |
| D31     | MA2             |                                            |                   |            |             |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             | SYMBOL     | RATING             | UNIT |
|-----------------------|------------|--------------------|------|
| Supply voltage        | Vdd3, Vdd4 | -0.3 to +6.0       | V    |
| Input voltage         | Vıз        | -0.3 to VDD3 + 0.3 | V    |
| input voltage         | VI4        | -0.3 to VDD4 + 0.3 | V    |
| Output voltage        | Vo3        | -0.3 to VDD3 + 0.3 | V    |
| Output voltage        | VO4        | -0.3 to VDD4 + 0.3 | V    |
| Operating temperature | TOPR       | -20 to +70         | °C   |
| Storage temperature   | Tstg       | -55 to +150        | °C   |

## **ELECTRICAL CHARACTERISTICS**

| DC Characteristics    | (Vc       | DD3 = 3.0 V to VDD4, \ | /DD4 = 4.2 t | o 5.5 V | , Topr = | -20 to | +70°C) |  |
|-----------------------|-----------|------------------------|--------------|---------|----------|--------|--------|--|
| PARAMETER             | SYMBOL    | CONDITIONS             | MIN.         | TYP.    | MAX.     | UNIT   | NOTE   |  |
| Input "Low" voltage   | VIL3-1    |                        |              |         | 0.2Vdd3  | V      | 1.0    |  |
| Input "High" voltage  | VIH3-1    |                        | 0.8Vdd3      |         |          | V      | 1, 2   |  |
| Input "Low" voltage   | VIL3-2    |                        | 0.2Vdd3      |         |          | V      |        |  |
| Input "High" voltage  | VIH3-2    | Schmitt-buffer         |              |         | 0.75Vdd3 | V      | 3      |  |
| Hysteresis voltage    | VT+ - VT- |                        | 0.08Vdd3     |         |          | V      |        |  |
| Input "Low" voltage   | VIL4      |                        |              |         | 0.2Vdd4  | V      | 4 5    |  |
| Input "High" voltage  | VIH4      |                        | 0.8VDD4      |         |          | V      | 4, 5   |  |
| Input "Low" current   | IIL3-1    | VI = 0 V               |              |         | 1.0      | μA     | -      |  |
| Input "High" current  | IIH3-1    | VI = VDD3              |              |         | 1.0      | μA     | 1      |  |
| Input "Low" current   | IIL3-2    | VI = 0 V               | 2.0          |         | 30       | μA     | 0.0    |  |
| Input "High" current  | Інз-2     | VI = VDD3              |              |         | 2.0      | μA     | 2, 3   |  |
| Input "Low" current   | IL4-1     | VI = 0 V               | 4.0          |         | 60       | μA     | 4      |  |
| Input "High" current  | IIH4-1    | VI = VDD4              |              |         | 2.0      | μA     | 4      |  |
| Input "Low" current   | IIL4-2    | VI = 0 V               |              |         | 2.0      | μA     | -      |  |
| Input "High" current  | IIH4-2    | VI = VDD4              | 4.0          |         | 60       | μA     | 5      |  |
| Output "Low" voltage  | VOL3-1    | IoL = 2 mA             |              |         | 0.4      | V      | 6      |  |
| Output "High" voltage | Vонз-1    | Iон = -1 mA            | Vdd3 - 0.5   |         |          | V      | 0      |  |
| Output "Low" voltage  | VOL3-2    | IoL = 3 mA             |              |         | 0.4      | V      | 7      |  |
| Output "High" voltage | Vонз-2    | Iон = -3 mA            | Vdd3 - 0.5   |         |          | V      | ′      |  |
| Output "Low" voltage  | VOL4      | IOL = 10 mA            |              |         | 0.4      | V      | 8      |  |
| Output "High" voltage | Vон4      | Iон = -10 mA           | VDD4 - 0.5   |         |          | V      | 8      |  |

#### NOTES :

- 1. Applied to inputs (IC3, OSCI3).
- 2. Applied to input (ICU3).
- 3. Applied to input (ICSU3).
- 4. Applied to input (ICU4).
- 5. Applied to input (ICD4).

- 6. Applied to output (O3).
- Applied to outputs (OSCO3, O6MA3). (Output (OSCO3) measures on condition that input (OSCI3) level is 0 V or VDD3.)
- 8. Applied to output (O6MA43).

## PACKAGE OUTLINES

