## H<mark>NOLOGY Dual 90MHz, 22V/µs</mark> 16-Bit Accurate Operational Amplifier ### **FEATURES** - 90MHz Gain Bandwidth, f = 100kHz - Maximum Input Offset Voltage: 125µV - Settling Time: 900ns ( $A_V = -1$ , 150 $\mu$ V, 10V Step) - 22V/µs Slew Rate - Low Distortion: -96.5dB for 100kHz, 10V<sub>P-P</sub> - Maximum Input Offset Voltage Drift: 3µV/°C - Maximum Inverting Input Bias Current: 10nA - Minimum DC Gain: 300V/mV - Minimum Output Swing into 2k: ±12.8V - Unity-Gain Stable - Input Noise Voltage: 5nV/√Hz - Input Noise Current: 0.6pA/√Hz - Total Input Noise Optimized for $1k\Omega < R_S < 20k\Omega$ - Specified at ±5V and ±15V Supplies ### **APPLICATIONS** - Precision Instrumentation - High Accuracy Data Acquisition Systems - 16-Bit DAC Current-to-Voltage Converter - ADC Buffer - Low Distortion Active Filters - Photodiode Amplifiers ### DESCRIPTION The LT®1469 is a dual, precision high speed operational amplifier with 16-bit accuracy and 900ns settling to $150\mu V$ for 10V steps. This unique blend of precision and AC performance makes the LT1469 the optimum choice for high accuracy applications such as DAC current-to-voltage conversion and ADC buffers. The initial accuracy and drift characteristics of the input offset voltage and inverting input bias current are tailored for inverting applications. The 90MHz gain bandwidth ensures high open-loop gain at frequency for reducing distortion. In noninverting applications such as an ADC buffer, the low distortion and DC accuracy allow full 16-bit AC and DC performance. The $22V/\mu s$ slew rate of the LT1469 improves large signal performance compared to other precision op amps in applications such as active filters and instrumentation amplifiers. The LT1469 is manufactured on Linear Technology's complementary bipolar process and is available in 8-pin PDIP and SO packages. A single version, the LT1468, is also available. 7. LTC and LT are registered trademarks of Linear Technology Corporation. ### TYPICAL APPLICATION 16-Bit DAC I-to-V Converter and Reference Inverter for Bipolar Output Swing ( $V_{OUT} = -10V$ to 10V) ### Bipolar Multiplying Mode Signal-to-(Noise + Distortion) ## **ABSOLUTE MAXIMUM RATINGS** ### (Note 1) | Total Supply Voltage (V + to V -) | 36V | |----------------------------------------|--------------| | Input Current (Note 2) | ±10mA | | Output Short-Circuit Duration (Note 3) | Indefinite | | Operating Temperature Range (Note 4) | 40°C to 85°C | | Specified Temperature Range (Note 5) | 40°C to 85°C | | Maximum Junction Temperature | 150°C | | Storage Temperature Range6 | 5°C to 150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | ## PACKAGE/ORDER INFORMATION Consult factory for Military grade parts. # **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CM} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | MIN | TYP | MAX | UNITS | |------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------|--------------------------------|---------------|------------------------------| | V <sub>OS</sub> | Input Offset Voltage | | ±15V<br>±5V | | 50<br>50 | 125<br>200 | μV<br>μV | | I <sub>0S</sub> | Input Offset Current | | ±5V to ±15V | | 13 | ±50 | nA | | I <sub>B</sub> - | Inverting Input Bias Current | | ±5V to ±15V | | 3 | ±10 | nA | | I <sub>B</sub> + | Noninverting Input Bias Current | | ±5V to ±15V | | -10 | ±40 | nA | | | Input Noise Voltage | 0.1Hz to 10Hz | ±5V to ±15V | | 0.3 | | μV <sub>P-P</sub> | | en | Input Noise Voltage Density | f = 10kHz | ±5V to ±15V | | 5 | | nV/√Hz | | i <sub>n</sub> | Input Noise Current Density | f = 10kHz | ±5V to ±15V | | 0.6 | | pA/√Hz | | R <sub>IN</sub> | Input Resistance | Common Mode, V <sub>CM</sub> = ±12.5V<br>Differential | ±15V<br>±15V | 100<br>50 | 240<br>150 | | MΩ<br>kΩ | | C <sub>IN</sub> | Input Capacitance | | ±15V | | 4 | | pF | | V <sub>CM</sub> | Input Voltage Range (Positive) | Guaranteed by CMRR | ±15V<br>±5V | 12.5<br>2.5 | 13.5<br>3.6 | | V | | | Input Voltage Range (Negative) | Guaranteed by CMRR | ±15V<br>±5V | | -14.3<br>-4.4 | -12.5<br>-2.5 | V | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 12.5V$<br>$V_{CM} = \pm 2.5V$ | ±15V<br>±5V | 96<br>96 | 110<br>112 | | dB<br>dB | | | Minimum Supply Voltage | Guaranteed by PSRR | | | ±2.5 | ±4.5 | V | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 \text{V to } \pm 15 \text{V}$ | | 100 | 112 | | dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT} = \pm 12.5V, R_L = 10k$<br>$V_{OUT} = \pm 12.5V, R_L = 2k$<br>$V_{OUT} = \pm 2.5V, R_L = 10k$<br>$V_{OUT} = \pm 2.5V, R_L = 2k$ | ±15V<br>±15V<br>±5V<br>±5V | 300<br>300<br>200<br>200 | 2000<br>2000<br>8000<br>8000 | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Maximum Output Swing | $R_L$ = 10k, 1mV Overdrive<br>$R_L$ = 2k, 1mV Overdrive<br>$R_L$ = 10k, 1mV Overdrive<br>$R_L$ = 2k, 1mV Overdrive | ±15V<br>±15V<br>±5V<br>±5V | ±13.0<br>±12.8<br>±3.0<br>±2.8 | ±13.6<br>±13.5<br>±3.7<br>±3.6 | | V<br>V<br>V | | I <sub>OUT</sub> | Maximum Output Current | $V_{OUT}$ = ±12.5V, 1mV Overdrive $V_{OUT}$ = ±2.5V, 1mV Overdrive | ±15V<br>±5V | ±15<br>±15 | ±22<br>±22 | | mA<br>mA | | I <sub>SC</sub> | Output Short-Circuit Current | V <sub>OUT</sub> = 0V, 0.2V Overdrive (Note 3) | ±15V | ±25 | ±40 | | mA | # **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CM} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | MIN | TYP | MAX | UNITS | |---------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|------------|-------------------|------------|----------------| | SR | Slew Rate | $A_V = -10$ , $R_L = 2k$ (Note 6) | ±15V<br>±5V | 15<br>11 | 22<br>17 | | V/µs<br>V/µs | | FPBW | Full-Power Bandwidth | 10V Peak, (Note 7)<br>3V Peak, (Note 7) | ±15V<br>±5V | | 350<br>900 | | kHz<br>kHz | | GBW | Gain Bandwidth Product | f = 100kHz, R <sub>L</sub> = 2k | ±15V<br>±5V | 60<br>55 | 90<br>88 | | MHz<br>MHz | | t <sub>r</sub> , t <sub>f</sub> | Rise Time, Fall Time | A <sub>V</sub> = 1, 10% to 90%, 0.1V Step | ±15V<br>±5V | | 11<br>12 | | ns<br>ns | | OS | Overshoot | A <sub>V</sub> = 1, 0.1V Step | ±15V<br>±5V | | 30<br>35 | | %<br>% | | t <sub>PD</sub> | Propagation Delay | A <sub>V</sub> = 1, 50% V <sub>IN</sub> to 50% V <sub>OUT</sub> , 0.1V Step | ±15V<br>±5V | | 9<br>10 | | ns<br>ns | | ts | Settling Time | 10V Step, 0.01%, $A_V = -1$<br>10V Step, 150 $\mu$ V, $A_V = -1$<br>5V Step, 0.01%, $A_V = -1$ | ±15V<br>±15V<br>±5V | | 760<br>900<br>770 | | ns<br>ns<br>ns | | THD | Total Harmonic Distortion | $A_V = -1$ , $V_{OUT} = 10V_{P-P}$ , $f = 100kHz$<br>$A_V = 1$ , $V_{OUT} = 20V_{P-P}$ , $f = 1kHz$ | ±15V<br>±15V | | -96.5<br>-125 | | dB<br>dB | | R <sub>OUT</sub> | Output Resistance | A <sub>V</sub> = 1, f = 100kHz | ±15V | | 0.02 | | Ω | | | Channel Separation | $V_{OUT} = \pm 12.5V, R_L = 2k$<br>$V_{OUT} = \pm 2.5V, R_L = 2k$ | ±15V<br>±5V | 100<br>100 | 130<br>130 | | dB<br>dB | | I <sub>S</sub> | Supply Current | Per Amplifier | ±15V<br>±5V | | 4.1<br>3.8 | 5.2<br>5 | mA<br>mA | | $\Delta V_{0S}$ | Input Offset Voltage Match | | ±15V<br>±5V | | 30<br>50 | 225<br>350 | μV<br>μV | | $\Delta I_B$ - | Inverting Input Bias Current Match | | ±5V to ±15V | | 2 | 18 | nA | | $\Delta l_B +$ | Noninverting Input Bias Current Match | | ±5V to ±15V | | 5 | 78 | nA | | ΔCMRR | Common Mode Rejection Match | V <sub>CM</sub> = ±12.5V (Note 9)<br>V <sub>CM</sub> = ±2.5V (Note 9) | ±15V<br>±5V | 93<br>93 | 113<br>115 | | dB<br>dB | | ΔPSRR | Power Supply Rejection Match | $V_S = \pm 4.5 V \text{ to } \pm 15 V \text{ (Note 9)}$ | | 97 | 115 | | dB | ## The ullet denotes the specifications which apply over the temperature range $0^{\circ}C \leq T_A \leq 70^{\circ}C$ , $V_{CM} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | MIN | TYP | MAX | UNITS | |--------------------------|------------------------------------|--------------------|---------------------|-------------|-----|---------------|----------------| | V <sub>OS</sub> | Input Offset Voltage | | ±15V<br>±5V | | | 350<br>350 | μV<br>μV | | $\Delta V_{OS}/\Delta T$ | Input Offset Voltage Drift | (Note 8) | ±15V<br>±5V | | 1 | 5<br>3 | μV/°C<br>μV/°C | | I <sub>OS</sub> | Input Offset Current | | ±5V to ±15V | | | ±80 | nA | | $\Delta I_{0S}/\Delta T$ | Input Offset Current Drift | (Note 8) | ±5V to ±15V | | 60 | | pA/°C | | I <sub>B</sub> - | Inverting Input Bias Current | | ±5V to ±15V | | | ±20 | nA | | $\Delta I_B - /\Delta T$ | Inverting Input Bias Current Drift | (Note 8) | ±5V to ±15V | | 40 | | pA/°C | | I <sub>B</sub> + | Noninverting Input Bias Current | | ±5V to ±15V | | | ±60 | nA | | V <sub>CM</sub> | Input Voltage Range (Positive) | Guaranteed by CMRR | ±15V<br>±5V | 12.5<br>2.5 | | | V | | | Input Voltage Range (Negative) | Guaranteed by CMRR | ±15V<br>±5V | | | -12.5<br>-2.5 | V | ## **ELECTRICAL CHARACTERISTICS** The • deno The • denotes the specifications which apply over the temperature range $0^{\circ}C \leq T_{A} \leq 70^{\circ}C,~V_{CM}$ = 0V unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|--------------------------------|-----|------------|------------------------------| | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 12.5V$<br>$V_{CM} = \pm 2.5V$ | ±15V<br>±5V | • | 94<br>94 | | | dB<br>dB | | | Minimum Supply Voltage | Guaranteed by PSRR | | • | | | ±4.5 | V | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 \text{V to } \pm 15 \text{V}$ | | • | 95 | | | dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $\begin{split} &V_{OUT}=\pm 12.5 \text{V}, \text{R}_{\text{L}}=10 \text{k} \\ &V_{OUT}=\pm 12.5 \text{V}, \text{R}_{\text{L}}=2 \text{k} \\ &V_{OUT}=\pm 2.5 \text{V}, \text{R}_{\text{L}}=10 \text{k} \\ &V_{OUT}=\pm 2.5 \text{V}, \text{R}_{\text{L}}=2 \text{k} \end{split}$ | ±15V<br>±15V<br>±5V<br>±5V | • • • | 100<br>100<br>100<br>100 | | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Maximum Output Swing | $R_L = 10k$ , 1mV Overdrive<br>$R_L = 2k$ , 1mV Overdrive<br>$R_L = 10k$ , 1mV Overdrive<br>$R_L = 2k$ , 1mV Overdrive | ±15V<br>±15V<br>±5V<br>±5V | • • • | ±12.9<br>±12.7<br>±2.9<br>±2.7 | | | V<br>V<br>V | | I <sub>OUT</sub> | Maximum Output Current | $V_{OUT} = \pm 12.5V$ , 1mV Overdrive<br>$V_{OUT} = \pm 2.5V$ , 1mV Overdrive | ±15V<br>±5V | • | ±12.5<br>±12.5 | | | mA<br>mA | | I <sub>SC</sub> | Output Short-Circuit Current | V <sub>OUT</sub> = 0V, 0.2V Overdrive (Note 3) | ±15V | • | ±17 | | | mA | | SR | Slew Rate | $A_V = -10, R_L = 2k \text{ (Note 6)}$ | ±15V<br>±5V | • | 13<br>9 | | | V/µs<br>V/µs | | GBW | Gain Bandwidth Product | f = 100kHz, R <sub>L</sub> = 2k | ±15V<br>±5V | • | 55<br>50 | | | MHz<br>MHz | | | Channel Separation | $V_{OUT} = \pm 12.5V, R_L = 2k$<br>$V_{OUT} = \pm 2.5V, R_L = 2k$ | ±15V<br>±5V | • | 98<br>98 | | | dB<br>dB | | I <sub>S</sub> | Supply Current | Per Amplifier | ±15V<br>±5V | • | | | 6.5<br>6.3 | mA<br>mA | | $\Delta V_{0S}$ | Input Offset Voltage Match | | ±15V<br>±5V | • | | | 600<br>600 | μV<br>μV | | $\Delta I_B -$ | Inverting Input Bias Current Match | | ±5V to ±15V | • | | | 38 | nA | | $\Delta l_B$ + | Noninverting Input Bias Current Match | | ±5V to ±15V | • | | | 118 | nA | | ΔCMRR | Common Mode Rejection Match | V <sub>CM</sub> = ±12.5V (Note 9)<br>V <sub>CM</sub> = ±2.5V (Note 9) | ±15V<br>±5V | • | 91<br>91 | | | dB<br>dB | | ΔPSRR | Power Supply Rejection Match | $V_S = \pm 4.5 V \text{ to } \pm 15 V \text{ (Note 9)}$ | | • | 92 | | | dB | # The ullet denotes the specifications which apply over the temperature range $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , $V_{CM} = 0V$ unless otherwise noted. (Note 5) | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | | MIN | TYP | MAX | UNITS | |--------------------------|------------------------------------|------------|---------------------|---|-----|-----|------|-------| | V <sub>OS</sub> | Input Offset Voltage | | ±15V | • | | | 500 | μV | | | | | ±5V | • | | | 500 | μV | | $\Delta V_{OS}/\Delta T$ | Input Offset Voltage Drift | (Note 8) | ±15V | • | | 1 | 6 | μV/°C | | | | | ±5V | • | | 1 | 5 | μV/°C | | I <sub>OS</sub> | Input Offset Current | | ±5V to ±15V | • | | | ±120 | nA | | $\Delta I_{0S}/\Delta T$ | Input Offset Current Drift | (Note 8) | ±5V to ±15V | • | | 120 | | pA/°C | | I <sub>B</sub> - | Inverting Input Bias Current | | ±5V to ±15V | • | | | ±40 | nA | | $\Delta I_B - /\Delta T$ | Inverting Input Bias Current Drift | (Note 8) | ±5V to ±15V | • | | 80 | | pA/°C | | I <sub>B</sub> + | Noninverting Input Bias Current | | ±5V to ±15V | • | | | ±80 | nA | # **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the temperature range $-40^{\circ}C \le T_A \le 85^{\circ}C$ , $V_{CM} = 0V$ unless otherwise noted. (Note 5) | SYMBOL | PARAMETER | CONDITIONS | V <sub>SUPPLY</sub> | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---|--------------------------------|-----|---------------|------------------------------| | V <sub>CM</sub> | Input Voltage Range (Positive) | Guaranteed by CMRR | ±15V | • | 12.5 | | | V | | | | | ±5V | • | 2.5 | | | V | | | Input Voltage Range (Negative) | Guaranteed by CMRR | ±15V<br>±5V | • | | | −12.5<br>−2.5 | V | | CMRR | Common Mode Rejection Ratio | $V_{CM} = \pm 12.5V$ $V_{CM} = \pm 2.5V$ | ±15V<br>±5V | • | 92<br>92 | | | dB<br>dB | | | Minimum Supply Voltage | Guaranteed by PSRR | | • | | | ±4.5 | V | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 \text{V to } \pm 15 \text{V}$ | | • | 93 | | | dB | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_{OUT} = \pm 12.5V, R_L = 10k$<br>$V_{OUT} = \pm 12.5V, R_L = 2k$<br>$V_{OUT} = \pm 2.5V, R_L = 10k$<br>$V_{OUT} = \pm 2.5V, R_L = 2k$ | ±15V<br>±15V<br>±5V<br>±5V | • | 75<br>75<br>75<br>75 | | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Maximum Output Swing | $\begin{aligned} R_L &= 10 \text{k, } 1 \text{mV Overdrive} \\ R_L &= 2 \text{k, } 1 \text{mV Overdrive} \\ R_L &= 10 \text{k, } 1 \text{mV Overdrive} \\ R_L &= 2 \text{k, } 1 \text{mV Overdrive} \end{aligned}$ | ±15V<br>±15V<br>±5V<br>±5V | • | ±12.8<br>±12.6<br>±2.8<br>±2.6 | | | V<br>V<br>V | | I <sub>OUT</sub> | Maximum Output Current | $V_{OUT} = \pm 12.5V$ , 1mV Overdrive<br>$V_{OUT} = \pm 2.5V$ , 1mV Overdrive | ±15V<br>±5V | • | ±7<br>±7 | | | mA<br>mA | | I <sub>SC</sub> | Output Short-Circuit Current | V <sub>OUT</sub> = 0V, 0.2V Overdrive (Note 3) | ±15V | • | ±12 | | | mA | | SR | Slew Rate | $A_V = -10$ , $R_L = 2k$ (Note 6) | ±15V<br>±5V | • | 9<br>6 | | | V/μs<br>V/μs | | GBW | Gain Bandwidth Product | f = 100kHz, R <sub>L</sub> = 2k | ±15V<br>±5V | • | 45<br>40 | | | MHz<br>MHz | | | Channel Separation | $V_{OUT} = \pm 12.5V, R_L = 2k$<br>$V_{OUT} = \pm 2.5V, R_L = 2k$ | ±15V<br>±5V | • | 96<br>96 | | | dB<br>dB | | I <sub>S</sub> | Supply Current | Per Amplifier | ±15V<br>±5V | • | | | 7<br>6.8 | mA<br>mA | | ΔV <sub>0S</sub> | Input Offset Voltage Match | | ±15V<br>±5V | • | | | 800<br>800 | μV<br>μV | | $\Delta I_B -$ | Inverting Input Bias Current Match | | ±5V to ±15V | • | | | 78 | nA | | $\Delta l_B$ + | Noninverting Input Bias Current Match | | ±5V to ±15V | • | | | 158 | nA | | ΔCMRR | Common Mode Rejection Match | V <sub>CM</sub> = ±12.5V (Note 9)<br>V <sub>CM</sub> = ±2.5V (Note 9) | ±15V<br>±5V | • | 89<br>89 | | | dB<br>dB | | ΔPSRR | Power Supply Rejection Match | $V_S = \pm 4.5 \text{V to } \pm 15 \text{V (Note 9)}$ | | • | 90 | | | dB | Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. **Note 2:** The inputs are protected by back-to-back diodes and two $100\Omega$ series resistors. If the differential input voltage exceeds 0.7V, the input current should be limited to less than 10mA. Input voltages outside the supplies will be clamped by ESD protection devices and input currents should also be limited to less than 10mA. Note 3: A heat sink may be required to keep the junction temperature below absolute maximum when the output is shorted indefinitely. Note 4: The LT1469C and LT1469I are guaranteed functional over the operating temperature range of -40°C to 85°C. Note 5: The LT1469C is guaranteed to meet specified performance from 0°C to 70°C and is designed, characterized and expected to meet specified performance from -40°C to 85°C but is not tested or QA sampled at these temperatures. The LT1469I is guaranteed to meet specified performance from -40°C to 85°C. **Note 6:** Slew rate is measured between $\pm 8V$ on the output with $\pm 12V$ swing for $\pm 15V$ supplies and $\pm 2V$ on the output with $\pm 3V$ swing for $\pm 5V$ supplies. Note 7: Full-power bandwidth is calculated from the slew rate. FPBW = $SR/2\pi V_P$ . **Note 8:** This parameter is not 100% tested. Note 9: $\Delta$ CMRR and $\Delta$ PSRR are defined as follows: 1) CMRR and PSRR are measured in $\mu V/V$ on each amplifier; 2) the difference between the two sides is calculated in $\mu V/V$ ; 3) the result is converted to dB. ## Distribution of Input Offset Voltage #### Distribution of Inverting Input Bias Current ## Supply Current vs Supply Voltage and Temperature ### **Input Noise Spectral Density** ### 0.1Hz to 10Hz Voltage Noise Total Noise vs Unmatched Source Resistance Input Bias Current vs Temperature Input Bias Current vs Input Common Mode Voltage Input Common Mode Range vs Supply Voltage # Output Voltage Swing vs Supply Voltage # Output Voltage Swing vs Load Current ## Output Short-Circuit Current vs Temperature # Settling Time to 0.01% vs Output Step, $V_S = \pm 15V$ # Settling Time to 0.01% vs Output Step, $V_S = \pm 5V$ Settling Time to 150µV vs Output Step ## Open-Loop Gain vs Resistive Load Open-Loop Gain vs Temperature Open-Loop Gain vs Frequency Gain Bandwidth and Phase # Power Supply Rejection Ratio vs Frequency ## Common Mode Rejection Ratio vs Frequency ## Channel Separation vs Frequency # Undistorted Output Swing vs Frequency, $V_S = \pm 5V$ # Undistorted Output Swing vs Frequency, $V_S = \pm 15V$ ### **Output Impedance vs Frequency** #### Total Harmonic Distortion vs Frequency ## Total Harmonic Distortion + Noise vs Amplitude #### Warm-Up Drift vs Time Small-Signal Transient, $A_V = 1$ Large-Signal Transient, $A_V = 1$ Small-Signal Transient, $A_V = -1$ Large-Signal Transient, $A_V = -1$ ### APPLICATIONS INFORMATION ### **Layout and Passive Components** The LT1469 requires attention to detail in board layout in order to maximize DC and AC performance. For best AC results (for example, fast settling time) use a ground plane, short lead lengths and RF quality bypass capacitors ( $0.01\mu\text{F}$ to $0.1\mu\text{F}$ ) in parallel with low ESR bypass capacitors ( $1\mu\text{F}$ to $10\mu\text{F}$ tantalum). For best DC performance, use "star" grounding techniques, equalize input trace lengths and minimize leakage (e.g., $1.5G\Omega$ of leakage between an input and a 15V supply will generate 10nA—equal to the maximum $I_B$ — specification). Board leakage can be minimized by encircling the input circuitry with a guard ring operated at a potential close to that of the inputs: for inverting configurations tie the ring to ground, in noninverting connections tie the ring to the inverting input (note the input capacitance will increase which may require a compensating capacitor as discussed below). Microvolt level error voltages can also be generated in the external circuitry. Thermocouple effects caused by temperature gradients across dissimilar metals at the contacts to the inputs can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short and the two input leads should be as close together as possible and maintained at the same temperature. ### APPLICATIONS INFORMATION The parallel combination of the feedback resistor and gain setting resistor on the inverting input can combine with the input capacitance to form a pole which can cause peaking or even oscillations. For feedback resistors greater than 2k, a feedback capacitor of value $C_F > R_G \cdot C_{IN}/R_F$ should be used to cancel the input pole and optimize dynamic performance. For applications where the DC noise gain is one, and a large feedback resistor is used, $C_F$ should be greater than or equal to $C_{IN}$ . An example would be a DAC I-to-V converter as shown on the front page of the data sheet where the DAC can have many tens of picofarads of output capacitance. Another example would be a gain of -1 with 5k resistors; a 5pF to 10pF capacitor should be added across the feedback resistor. ### **Input Considerations** Each input of the LT1469 is protected with a $100\Omega$ series resistor and back-to-back diodes across the bases of the input devices. If large differential input voltages are anticipated, limit the input current to less than 10mA with an external series resistor. Each input also has two ESD clamp diodes—one to each supply. If an input is driven beyond the supply, limit the current with an external resistor to less than 10mA. The LT1469 employs bias current cancellation at the inputs. The inverting input current is trimmed at zero common mode voltage to minimize errors in inverting applications such as I-to-V converters. The noninverting input current is not trimmed and has a wider variation and therefore a larger maximum value. As the input offset current can be greater than either input current, the use of balanced source resistance is NOT recommended as it actually degrades DC accuracy and also increases noise. The input bias currents vary with common mode voltage. The cancellation circuitry was not designed to track this common mode voltage because the settling time would have been adversely affected. The LT1469 inputs can be driven to the negative supply and to within 0.5V of the positive supply without phase reversal. As the input moves closer than 0.5V to the positive supply, the output reverses phase. ### **Total Input Noise** The total input noise of the LT1469 is optimized for a source resistance between 1k and 20k. Within this range, the total input noise is dominated by the noise of the source resistance itself. When the source resistance is below 1k, voltage noise of the amplifier dominates. When the source resistance is above 20k, the input noise current is the dominant contributor. Figure 1. Nulling Input Capacitance Figure 2. Input Stage Protection ### APPLICATIONS INFORMATION ### **Capacitive Loading** The LT1469 drives capacitive loads of up to 100pF in unity-gain and 300pF in a gain of -1. When there is a need to drive a larger capacitive load, a small series resistor should be inserted between the output and the load. In addition, a capacitor should be added between the output and the inverting input as shown in Figure 3. ### **Settling Time** The LT1469 is a single stage amplifier with an optimal thermal layout that leads to outstanding settling performance. Measuring settling even at the 12-bit level is very challenging, and at the 16-bit level requires a great deal of subtlety and expertise. Fortunately, there are two excellent Linear Technology reference sources for settling measurements—Application Notes 47 and 74. Appendix B of AN47 is a vital primer on 12-bit settling measurements and AN74 extends the state-of-the-art while concentrating on settling time with a 16-bit current output DAC input. The settling of the DAC I-to-V converter on the front page was measured using the exact methods of AN74. The optimum nulling of the DAC output capacitance requires 15pF across the 12k feedback resistor. The theoretical limit for 16-bit settling is 11.1 times this RC time constant or $2\mu s$ . The actual settling time is $2.4\mu s$ at the output of the LT1469. The RC output noise filter adds a slight settling time delay but reduces the noise bandwidth to 1.6MHz which increases the output resolution for 16-bit accuracy. Figure 3. Driving Capacitive Loads ## TYPICAL APPLICATIONS #### **Ultralow Distortion Balanced Audio Line Driver** | TOTAL HARMONIC DISTORTION + NOISE | V <sub>OUT</sub> | FREQUENCY | MEASUREMENT BANDWIDTH | |-----------------------------------|--------------------|---------------|-----------------------| | 0.00025% | 10V <sub>RMS</sub> | 1kHz | 22kHz | | 0.0008% | 10V <sub>RMS</sub> | 20Hz TO 20kHz | 80kHz | | 0.0006% | 26dBu | 1kHz | 22kHz | \*1dBu = 1 milliwatt into $600\Omega$ 1469 TA03 ### TYPICAL APPLICATIONS ### Extending 16-Bit DAC Performance to 200V Output Swing ## SIMPLIFIED SCHEMATIC ### PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. ### N8 Package 8-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) <sup>\*</sup>THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm) #### S8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) <sup>\*</sup>DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE S08 1298 <sup>\*\*</sup>DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE ## TYPICAL APPLICATION ### 16-Bit Accurate Single Ended to Differential ADC Buffer #### 4096 Point FFT of ADC Output $f_{SAMPLE} = 333 ksps$ $V_{IN} = \pm 1.25 V$ $f_{IN} = 100 kHz$ -20 $V_S = \pm 5V$ -40 AMPLITUDE (dB) -60 -80 -120-14040 60 120 80 100 140 160 0 FREQUENCY (kHz) 1469 TA01a **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------|--------------------------------------------------|-----------------------------------------------------------------------------| | LT1167 | Precision Instrumentation Amplifier | Single Resistor Gain Set, 0.04% Max Gain Error, 10ppm Max Gain Nonlinearity | | LT1468 | Single 90MHz, 22V/µs, 16-Bit Accurate Op Amp | 75μV Max V <sub>OS</sub> , Single Version of LT1469 | | LTC1595/LTC1596 | 16-Bit Serial Multiplying I <sub>OUT</sub> DAC | ±1LSB Max INL/DNL, Low Glitch, DAC8043 16-Bit Upgrade | | LTC1597 | 16-Bit Parallel Multiplying I <sub>OUT</sub> DAC | ±1LSB Max INL/DNL, Low Glitch, On-Chip Bipolar Resistors | | LTC1604 | 16-Bit, 333ksps Sampling ADC | ±2.5V Input, SINAD = 90dB, THD = -100dB | | LTC1605 | Single 5V, 16-Bit, 100ksps Sampling ADC | Low Power, ±10V Inputs, Parallel/Byte Interface |