SBOS045A - MARCH 1994 - REVISED JUNE 2003 # Wideband, Low-Power, Current-Feedback Operational Amplifier ## **FEATURES** - UNITY-GAIN STABLE BANDWIDTH: 900MHz - LOW POWER: 50mW - LOW DIFFERENTIAL GAIN/PHASE ERRORS: 0.025%/0.02° - HIGH SLEW RATE: 1700V/µs - GAIN FLATNESS: 0.1dB to 135MHz - HIGH OUTPUT CURRENT (80mA) ### **APPLICATIONS** - MEDICAL IMAGING - HIGH-RESOLUTION VIDEO - HIGH-SPEED SIGNAL PROCESSING - COMMUNICATIONS - PULSE AMPLIFIERS - ADC/DAC GAIN AMPLIFIER - MONITOR PREAMPLIFIER - CCD IMAGING AMPLIFIER ### **DESCRIPTION** The OPA658 is an ultra-wideband, low power current feedback video operational amplifier featuring high slew rate and low differential gain/phase error. The current feedback design allows for superior large signal bandwidth, even at high gains. The low differential gain/phase errors, wide bandwidth and low quiescent current make the OPA658 a perfect choice for numerous video, imaging and communications applications. The OPA658 is optimized for low gain operation and is also available in dual (OPA2658) configurations. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. #### ABSOLUTE MAXIMUM RATINGS(1) | Supply±5.5V | |--------------------------------------------------------| | Internal Power Dissipation See Thermal Characteristics | | Differential Input Voltage ±1.2V | | Input Voltage Range ±V <sub>S</sub> | | Storage Temperature Range: P, U, UB, N40°C to +125°C | | Lead Temperature (soldering, 10s)+300°C | | (soldering, SO 3s) +260°C | | Junction Temperature (T <sub>J</sub> )+150°C | NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|--------------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------| | OPA658 | SO-8 Surface-Mount | D | -40°C to +85°C | OPA658U | OPA658U | Rails, 100 | | " | " | " | II | " | OPA658U/2K5 | Tape and Reel, 2500 | | OPA658 | SO-8 Surface-Mount | D | -40°C to +85°C | OPA658UB | OPA658UB | Rails, 100 | | " | " | " | " | " | OPA658UB/2K5 | Tape and Reel, 2500 | | OPA658 | SOT23-5 | DBV | -40°C to +85°C | A58 | OPA658N/250 | Tape and Reel, 250 | | " | " | " | II | " | OPA658N/3K | Tape and Reel, 3000 | | OPA658 | DIP-8 | Р | -40°C to +85°C | OPA658P | OPA658P | Rails, 50 | NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com. #### **PIN CONFIGURATION** # **ELECTRICAL CHARACTERISTICS** | | | OPA658P, U, N | | | OPA658UB | | | | |--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------|-----------------------|-------------|-------------------|--------------------|-----------------------------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | FREQUENCY RESPONSE<br>Closed-Loop Bandwidth <sup>(1)</sup> | G = +1 <sup>(2)</sup><br>G = +2<br>G = +5 | | 900<br>680<br>370 | | 400 | *(3)<br>*<br>* | | MHz<br>MHz<br>MHz | | Slew Rate <sup>(4)</sup> At Minimum Specified Temperature | G = +10<br>G = +2, 2V Step | | 200<br>1700<br>1500 | | 1000<br>900 | *<br>*<br>* | | MHz<br>V/μs<br>V/μs | | Settling Time: 0.01%<br>0.1%<br>1% | G = +2, 2V Step<br>G = +2, 2V Step<br>G = +2, 2V Step | | 15<br>11.5<br>6 | | | *<br>*<br>* | | ns<br>ns<br>ns | | Spurious-Free Dynamic Range 3rd-Order Intercept Point | f = 5MHz, G = +2, V <sub>O</sub> = 2V <sub>PP</sub><br>f = 20MHz, G= +2, V <sub>O</sub> = 2V <sub>PP</sub><br>f = 10MHz, 4dBm Each Tone | | 68<br>56<br>40 | | | *<br>*<br>* | | dBc<br>dBc<br>dBm | | Differential Gain Differential Phase Bandwidth for 0.1dB Flatness | $G = +2$ , NTSC, $V_O = 1.4V_{PP}$ , $R_L = 150\Omega$<br>$G = +2$ , NTSC, $V_O = 1.4V_{PP}$ , $R_L = 150\Omega$<br>G = +2 | | 0.025<br>0.02<br>135 <sup>(5)</sup> | | | * * | | %<br>degrees<br>MHz | | OFFSET VOLTAGE Input Offset Voltage Over Temperature Range | V <sub>CM</sub> = 0V | | ±3<br>±5 | ±5.5<br>±8 | | ±2<br>±4 | ±4.5<br>±7 | mV<br>mV | | Power-Supply Rejection Ratio INPUT BIAS CURRENT | $V_{S} = \pm 4.7 \text{ to } \pm 5.5 \text{V}$ | 55 | 64 | | 58 | 67 | | dB | | Noninverting Over Temperature Range Inverting | $V_{CM} = 0V$ $V_{CM} = 0V$ | | ±5.7<br>±10<br>±1.1 | ±30<br>±80<br>±35 | | *<br>*<br>* | ±18<br>±35<br>* | μΑ<br>μΑ<br>μΑ | | Over Temperature Range NOISE | VCM - VV | | ±30 | ±75 | | * | * | μΑ | | Input Voltage Noise Density f = 100Hz f = 2kHz f = 10kHz f = 10kHz f = 1MHz f <sub>B</sub> = 100Hz to 200MHz | | | 16<br>4.9<br>3.2<br>3.2<br>45.3 | | | * * * * * | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVrms | | Input Bias Current Noise Density<br>Inverting: f = 1MHz<br>Noninverting: f = 1MHz | | | 32<br>11.9 | | | * | | pA/√Hz<br>pA/√Hz | | INPUT VOLTAGE RANGE Common-Mode Input Range Over Temperature Range | V | ±2.5 | ±2.9 | | * | * | | > 9 | | Common-Mode Rejection INPUT IMPEDANCE Noninverting Inverting | $V_{CM} = \pm 1V$ | 45 | 50<br>500 1<br>50 | | * | * * | | dB<br>kΩ pF<br>Ω | | OPEN-LOOP TRANSRESISTANCE | | | 30 | | | | | 32 | | Open-Loop Transresistance Over Temperature Range | $V_{O} = \pm 2V, R_{L} = 100\Omega$<br>$V_{O} = \pm 2V, R_{L} = 100\Omega$ | 150<br>100 | 190 | | 200<br>150 | 250 | | kΩ<br>kΩ | | OUTPUT Voltage Output Over Temperature Range | No Load | ±2.7<br>±2.5 | ±2.9<br>±2.75 | | *<br>* | * | | V<br>V | | Voltage Output Over Temperature Range Voltage Output | $R_{L} = 250\Omega$ $R_{L} = 100\Omega$ | ±2.7<br>±2.5<br>±2.2 | ±2.9<br>±2.7<br>±2.8 | | *<br>*<br>* | *<br>*<br>* | | V<br>V<br>V | | Over Temperature Range Output Current, Sourcing Over Temperature | | ±2.0<br>80<br>70 | ±2.5<br>120 | | *<br>*<br>* | * | | V<br>mA<br>mA | | Output Current, Sinking Over Temperature Short Circuit Current | | 60<br>35 | 80<br>150 | | * | * | | mA<br>mA<br>mA | | Output Resistance POWER SUPPLY | 0.1MHz, G = +2 | | 0.02 | | | * | | Ω | | Specified Operating Voltage Operating Voltage Range Quiescent Current Over Temperature Range | V <sub>S</sub> = ±5V | ±4.5 | ±5<br>±5<br>±5.5 | ±5.5<br>±7.75<br>±8.5 | * | *<br>±4.5<br>±4.7 | *<br>±5.75<br>±6.5 | V<br>V<br>mA<br>mA | | TEMPERATURE RANGE<br>Specification: P, U, N, UB | | -40 | _5.0 | +85 | * | | * | °C | | Thermal Resistance, $\theta_{\rm JA}$ P DIP-8 U SO-8 N SOT23-5 | | 100<br>125<br>150 | | | | *<br>*<br>* | | °C/W<br>°C/W<br>°C/W | <sup>(1)</sup> Frequency response can be strongly influenced by PC board parasitics. The demonstration boards show low parasitic layouts for this part. Refer to the demonstration board layout for details. <sup>(2)</sup> At G = +1, $R_{FB} = 560\Omega$ for DIP and $402\Omega$ for SO-8. <sup>(3)</sup> An asterisk (\*) specifies the same value as the grade to the left. <sup>(4)</sup> Slew rate is rate of change from 10% to 90% of output voltage step. <sup>(5)</sup> This specification is PC board layout dependent. # TYPICAL CHARACTERISTICS At $T_A$ = +25°C, $V_S$ = ±5V, $R_L$ = 100 $\Omega$ , and $R_{FB}$ = 402 $\Omega$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** # **TYPICAL CHARACTERISTICS (Cont.)** # **TYPICAL CHARACTERISTICS (Cont.)** ### APPLICATIONS INFORMATION #### THEORY OF OPERATION Conventional op amps depend on feedback to drive their inputs to the same potential, however the current-feedback op amp's inverting and noninverting inputs are connected by a unity-gain buffer, thus enabling the inverting input to automatically assume the same potential as the noninverting input. This results in very low impedance at the inverting input to sense the feedback as an error current signal. #### **DISCUSSION OF PERFORMANCE** The OPA658 is a low-power, unity-gain stable, currentfeedback operational amplifier which operates on ±5V power supply. The current-feedback architecture offers the following important advantages over voltage-feedback architectures: (1) the high slew rate allows the large-signal performance to approach the small-signal performance, and (2) there is very little bandwidth degradation at higher gain settings. The current-feedback architecture of the OPA658 provides the traditional strength of excellent large-signal response plus wide bandwidth, making it a good choice for use in highresolution video, medical imaging and Digital-to-Analog Converter (DAC) I/V Conversion. The low-power requirements make it an excellent choice for numerous portable applications. #### DC GAIN TRANSFER CHARACTERISTICS The circuit in Figure 1 shows the equivalent circuit for calculating the DC gain. When operating the device in the inverting mode, the input signal error current (I<sub>E</sub>) is amplified by the open loop transimpedance gain (TO). The output signal generated is equal to TO x IE. Negative feedback is applied through $R_{\text{FB}}$ such that the device operates at a gain equal to -R<sub>FB</sub>/R<sub>FF</sub>. FIGURE 1. Equivalent Circuit. For noninverting operation, the input signal is applied to the noninverting (high impedance buffer) input. The output (buffer) error current (I<sub>E</sub>) is generated at the low impedance inverting input. The signal generated at the output is fed back to the inverting input such that the overall gain is (1 + R<sub>FB</sub>/R<sub>FF</sub>). Where a voltage-feedback amplifier has two symmetrical high impedance inputs, a current-feedback amplifier has a low inverting (buffer output) impedance and a high noninverting (buffer input) impedance. The closed-loop gain for the OPA658 can be calculated using Equations 1 and 2. Inverting Gain = $$\frac{-\left(\frac{R_{FB}}{R_{FF}}\right)}{1 + \frac{1}{\text{Loop Gain}}}$$ (1) Noninverting Gain = $$\frac{\left[1 + \frac{R_{FB}}{R_{FF}}\right]}{1 + \frac{1}{\text{Loop Gain}}}$$ where Loop Gain = $$\frac{T_O}{R_{FB} + \left(1 + \frac{R_{FB}}{R_{FF}}\right)}$$ (2) At higher gains, the small value inverting input impedance causes an apparent loss in bandwidth. This can be seen from Equation 3. $$f_{\text{ACTUAL}}BW \approx \frac{\left[f_{(A_{\text{V}} = +2)}BW\right] \times (1.25)}{\left[1 + \left(\frac{R_{\text{S}}}{R_{\text{FB}}}\right) \times \left(1 + \frac{R_{\text{FB}}}{R_{\text{FF}}}\right)\right]}$$ (3) This loss in bandwidth at high gains can be corrected without affecting stability by lowering the value of the feedback resistor from the specified value of $402\Omega$ . #### OFFSET VOLTAGE AND NOISE The output offset is the algebraic sum of the input offset voltage and bias current errors. The output offset for the model of Figure 2 is calculated by Equation 4. Output Offset Voltage = $$\pm lb_N \times R_N \left(1 + \frac{R_{FB}}{R_{FF}}\right) \pm V_{IO} \left(1 + \frac{R_{FB}}{R_{FF}}\right) \pm lb_N \times R_{FB} \qquad (4)$$ FIGURE 2. Output Offset Voltage Equivalent Circuit. If all terms are divided by the gain (1 + $R_{FB}/R_{FF}$ ) it can be observed that input referred offsets improve as gain increases. The effective noise at the output can be determined by taking the root sum of the squares of Equation 4 and applying the spectral noise values found in the Typical Characteristics section. This applies to noise from the op amp only. Note that both the noise figure (NF) and the equivalent input offset voltages improve as the closed-loop gain increases (by keeping $R_{FB}$ fixed and reducing $R_{FF}$ with $R_N=0\Omega$ ). #### **INCREASING BANDWIDTH AT HIGH GAINS** The closed-loop bandwidth can be extended at high gains by reducing the value of the feedback resistor $R_{FB}$ . This bandwidth reduction is caused by the feedback current being split between $R_{S}$ and $R_{FF}$ (refer to Figure 1). As the gain increases (for a fixed $R_{FB}$ ), more feedback current is shunted through $R_{FF}$ , which reduces closed-loop bandwidth. #### CIRCUIT LAYOUT AND BASIC OPERATION Achieving optimum performance with a high-frequency amplifier such as the OPA658 requires careful attention to layout parasitics and selection of external components. Recommendations for PC board layout and component selection include: - a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes. Otherwise, ground and power planes should be unbroken elsewhere on the board. - b) Minimize the distance (< 0.25") from the two power pins to high-frequency $0.1\mu F$ decoupling capacitors. At the pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Larger ( $2.2\mu F$ to $6.8\mu F$ ) decoupling capacitors, effective at lower frequencies, should also be used. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board. - c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA658. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and the inverting input pin are most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the package pins. Other network components, such as noninverting input termination resistors, should also be placed close to the package. The feedback resistor value acts as the frequency response compensation element for a current-feedback type amplifier. The $402\Omega$ used in setting the specification achieves a nominal maximally-flat butterworth response while assuming a 2pF output pin parasitic. Increasing the feedback resistor will overcompensate the amplifier, rolling off the frequency response, while decreasing it will decrease phase margin, peaking up the frequency response. Note that a noninverting, unity-gain buffer application still requires a feedback resistor for stability (560 $\Omega$ for SO-8, $402\Omega$ for DIP, and $324\Omega$ for SOT23). d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_{\rm ISO}$ from the plot of recommended $R_{\rm ISO}$ vs capacitive load. Low parasitic loads may not need an $R_{\rm ISO}$ since the OPA658 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required and the 6dB signal loss intrinsic to doubly-terminated transmission lines is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50\Omega$ environment is not necessary onboard, and in fact a higher impedance environment will improve distortion as shown in the distortion vs load plot. With a characteristic impedance defined based on board material and desired trace dimensions. a matching series resistor into the trace from the output of the amplifier is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; the total effective impedance should match the trace impedance. Multiple destination devices are best handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation loss of a doubly-terminated line is unacceptable, a long trace can be series-terminated at the source end only. This will help isolate the line capacitance from the op amp output, but will not preserve signal integrity as well as a doubly-terminated line. If the shunt impedance at the destination end is finite, there will be some signal attenuation due to the voltage divider formed by the series and shunt impedances. e) Socketing a high-speed part like the OPA658 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable response. Best results are obtained by soldering the part onto the board. If socketing for the DIP package is desired, high-frequency, flush-mount pins (for instance, McKenzie Technology #710C) can give good results. The OPA658 is nominally specified for operation using ±5V power supplies. A 10% tolerance on the supplies, or an ECL –5.2V for the negative supply, is within the maximum specified total supply voltage of 11V. Higher supply voltages can break down internal junctions possibly leading to catastrophic failure. Single-supply operation is possible as long as common-mode voltage constraints are observed. The common-mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement will allow non-standard or single-supply operation. Figure 3 shows one approach to single-supply operation. FIGURE 3. Single-Supply Operation. #### **ESD PROTECTION** ESD static damage has been well recognized for MOSFET devices, but any semiconductor device deserves protection from this potentially damaging source. This is particularly true for very high-speed, fine geometry processes. ESD static damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, static protection is strongly recommended when handling the OPA658. #### **OUTPUT DRIVE CAPABILITY** The OPA658 has been optimized to drive $75\Omega$ and $100\Omega$ resistive loads. The device can drive $2V_{PP}$ into a $75\Omega$ load. This high-output drive capability makes the OPA658 an ideal choice for a wide range of RF, IF, and video applications. In many cases, additional buffer amplifiers are unneeded. Many demanding high-speed applications such as Analog-to-Digital Converter (ADC)/DAC buffers require op amps with low wideband output impedance. For example, low output impedance is essential when driving the signal-dependent capacitances at the inputs of flash ADCs. As shown in Figure 4, the OPA658 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency since loop gain is decreasing with frequency. FIGURE 4. Closed-Loop Output Impedance vs Frequency. #### THERMAL CONSIDERATIONS The OPA658 will not require heatsinking under most operating conditions. Maximum desired junction temperature will set a maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 175°C. Operating junction temperature (T<sub>J</sub>) is given by T<sub>A</sub> + P<sub>D</sub>× $\theta_{\rm JA}$ . The total internal power dissipation (P<sub>D</sub>) is the sum of quiescent power (P<sub>DQ</sub>) and additional power dissipated in the output stage (P<sub>DL</sub>) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. P<sub>DL</sub> will depend on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to 1/2 either supply voltage (for equal bipolar supplies). Under this condition P<sub>DL</sub> = V<sub>S</sub><sup>2</sup>/(4 × R<sub>L</sub>) where R<sub>L</sub> includes feedback network loading. Note that it is the power in the output stage and not into the load that determines internal power dissipation. As an example, compute the maximum T<sub>J</sub> for an OPA658N at A<sub>V</sub> = +2, R<sub>L</sub> = 100 $\Omega$ , R<sub>FB</sub> = 402 $\Omega$ , $\pm$ V<sub>S</sub> = $\pm$ 5V, and the specified maximum T<sub>A</sub> = +85°C. $$\begin{split} P_D &= 10 V \times 8.5 mA \, + \, 5^2 / [4 \times (100 \Omega \mid \mid 804 \Omega)] = 155 mW \\ \text{Maximum T}_J &= 85^{\circ}\text{C} \, + \, 0.155 W \times 150^{\circ}\text{C/W} = 108^{\circ}\text{C} \end{split}$$ #### DRIVING CAPACITIVE LOADS The OPA658's output stage has been optimized to drive low resistive loads. Capacitive loads, however, will decrease the amplifier's phase margin which may cause high-frequency peaking or oscillations. Capacitive loads greater than 5pF should be buffered by connecting a small resistance, usually $10\Omega$ to $35\Omega$ , in series with the output as illustrated in Figure 5. This is particularly important when driving high capacitance loads such as flash ADCs. In general, capacitive loads should be minimized for optimum high-frequency performance. Coaxial lines can be driven if the cable is properly terminated. The capacitance of coaxial cable (29pF/foot for RG-58) will not load the amplifier when the coaxial cable or transmission line is terminated with its characteristic impedance. FIGURE 5. Driving Capacitive Loads. #### **COMPENSATION** The OPA658 is internally compensated and is stable in unity gain with a phase margin of approximately 62°, and approximately 64° in a gain of +2V/V when used with the recommended feedback resistor value. Frequency response for other gains are shown in the Typical Characteristics. The high-frequency response of the OPA658 in a good layout is very flat with frequency. #### DISTORTION The OPA658's Harmonic Distortion characteristics into a $100\Omega$ load are shown versus frequency and power output in the Typical Characteristics. Distortion can be further improved by increasing the load resistance as illustrated in Figure 6. Remember to include the contribution of the feedback resistance when calculating the effective load resistance seen by the amplifier. FIGURE 6. 5MHz Harmonic Distortion vs Load Resistance. Narrowband communication channel requirements will benefit from the OPA658's wide bandwidth and low intermodulation distortion on low quiescent power. If output signal power at two closely spaced frequencies is required, 3rd-order nonlinearities in any amplifier will cause spurious power at frequencies very near the two fundamental frequencies. If the two test frequencies, $f_1$ and $f_2$ , are specified in terms of average and delta frequency, $f_0 = (f_1 + f_2)/2$ and $Df = \Omega f_2 - f_1 \Omega$ , the two, 3rd-order, close-in spurious tones will appear at f<sub>O</sub> $\pm$ 3 $\times$ Df. The 2-tone, 3rd-order spurious plot shown in Figure 7 indicates how far below these two equal power, closely-spaced tones the intermodulation spurious will be. The single-tone power is at a matched 50 $\Omega$ load. The unique design of the OPA658 provides much greater spurious free range than what a 2-tone, 3rd-order intermodulation intercept specification would predict. This can be seen in Figure 7 as the spurious-free range actually increases at the higher output power levels. FIGURE 7. 3rd-Order Spurious Level vs Frequency. #### **DIFFERENTIAL GAIN AND PHASE** Differential Gain (dG) and Differential Phase (dP) are among the more important specifications for video applications. dG is defined as the percent change in closed-loop gain over a specified change in output voltage level. dP is defined as the change in degrees of the closed-loop phase over the same output voltage change. Both dG and dP are specified at the NTSC sub-carrier frequency of 3.58MHz and the PAL subcarrier of 4.43MHz. All NTSC measurements were performed using a Tektronix model VM700A Video Measurement Set. dG/dP of the OPA658 were measured with the amplifier in a gain of +2V/V with $75\Omega$ input impedance and the output back-terminated in $75\Omega$ . The input signal selected from the generator was a 0V to 1.4V modulated ramp with sync pulse. With these conditions the test circuit shown in Figure 8 delivered a 100IRE modulated ramp to the 75 $\Omega$ input of the videoanalyzer. The signal averaging feature of the analyzer was used to establish a reference against which the perfor- FIGURE 8. Configuration for Testing Differential Gain/Phase. mance of the amplifier was measured. Signal averaging was also used to measure the dg and dp of the test signal in order to eliminate the generator's contribution to measured amplifier performance. Typical performance of the OPA658 is 0.025% differential gain and 0.02° differential phase to both NTSC and PAL standards. ### **DESIGN-IN TOOLS** #### **DEMONSTRATION BOARDS** Several PC boards are available to assist in the initial evaluation of circuit performance using the OPA658 in its three package styles. All of these are available free as an unpopulated PC board delivered with descriptive documentation. The summary information for these boards is shown in Table I. | PRODUCT | PACKAGE | BOARD<br>PART<br>NUMBER | LITERATURE<br>REQUEST<br>NUMBER | |---------|---------|-------------------------|---------------------------------| | OPA658U | SO-8 | DEM-OPA68xU | SBOU009 | | OPA658N | SOT23-5 | DEM-OPA6xxN | SBOU010 | | OPA658P | DIP-8 | DEM-OPA68xP | SBOU008 | TABLE I. Demo Board Part/Ordering Numbers. To request any of these boards, check the Texas Instruments web site at www.ti.com. #### PACKAGE OPTION ADDENDUM www.ti.com 1-Mar-2010 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------| | OPA658N/250 | OBSOLETE | SOT-23 | DBV | 5 | TBD | Call TI | Call TI | | OPA658N/3K | OBSOLETE | SOT-23 | DBV | 5 | TBD | Call TI | Call TI | | OPA658NB/250 | OBSOLETE | SOT-23 | DBV | 5 | TBD | Call TI | Call TI | | OPA658NB/3K | OBSOLETE | SOT-23 | DBV | 5 | TBD | Call TI | Call TI | | OPA658P | OBSOLETE | PDIP | Р | 8 | TBD | Call TI | Call TI | | OPA658U | OBSOLETE | SOIC | D | 8 | TBD | Call TI | Call TI | | OPA658U-1 | OBSOLETE | SOIC | D | 8 | TBD | Call TI | Call TI | | OPA658U/2K5 | OBSOLETE | SOIC | D | 8 | TBD | Call TI | Call TI | | OPA658UB | OBSOLETE | SOIC | D | 8 | TBD | Call TI | Call TI | | OPA658UB/2K5 | OBSOLETE | SOIC | D | 8 | TBD | Call TI | Call TI | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # P (R-PDIP-T8) ### PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # DBV (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA. # D (R-PDSO-G8) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|----------------------------------|-----------------------------------| | Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications | | Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers | | Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps | | DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy | | DSP | dsp.ti.com | Industrial | www.ti.com/industrial | | Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical | | Interface | interface.ti.com | Security | www.ti.com/security | | Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense | | Power Mgmt | power.ti.com | Transportation and<br>Automotive | www.ti.com/automotive | | Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video | | RFID | www.ti-rfid.com | Wireless | www.ti.com/wireless-apps | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated e2e.ti.com **TI E2E Community Home Page**