# 8-BIT SHIFT REGISTER | \$54166 S54166 N74166 \$54166-B,F,W • N74166-B,F ### DIGITAL 54/74 TTL SERIES #### DESCRIPTION These 8-bit shift registers are compatible with most other TTL, DTL, and MSI logic families. All inputs are buffered to lower the drive requirements to one normalized Series 54/74 load, and input clamping diodes minimize switching transients to simplify system design. Maximum input clock frequency is typically 35 megahertz and power dissipation is typically 360 mW. All Series 54 devices are characterized for operation over the full military temperature range of -55°C to 125°C. Series 74 devices are characterized for operation from 0°C to 70°C. These parallel-in or serial-in, serial-out shift registers have a complexity of 77 equivalent gates on a monolithic chip. They feature gated clock inputs and an overriding clear input. The parallel-in or serial-in modes are established by the shift/load input. When high, this input enables the serial data input and couples the eight flip-flops for serial shifting with each clock pulse. When low, the parallel (broadside) data inputs are enabled and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of the clock pulse through a two-input positive NOR gate permitting one input to be used as a clock-enable or clock-inhibit function. Holding either of the clock inputs high inhibits clocking; holding either low enables the other clock input. This, of course, allows the system clock to be free-running and the register can be stopped on command with the gate input. The clock-inhibit input should be changed to the high level only while the clock input is high. A buffered, direct clear input overrides all other inputs, including the clock and sets all flip-flops to zero. Average power dissipation per gate is typically 4.7 mW. #### PIN CONFIGURATIONS #### LOGIC DIAGRAM #### RECOMMENDED OPERATING CONDITIONS | | | S54166 | _ | | N74166 | | UNIT | |----------------------------------------------------------|-----|--------|-----|------|--------|------|-------| | | MIN | NOM | MAX | MIN | NOM | MAX | 0.4.1 | | Supply Voltage V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | Normalized Fan-Out from each Output, N: High logic level | | | 20 | Ì | | 20 | | | Low logic level | 1 | | 10 | l | 1 | 10 | | | Input Count Frequency, f <sub>count</sub> | 0 | ļ | 25 | 0 | | 25 | MHz | | Width of Clock or Clear Pulse, tw | 20 | | | 20 | | | ns | | Mode-Control Setup Time, t <sub>setup</sub> | 30 | | | 30 | | | ns | | Data Setup Time, t <sub>setup</sub> | 20 | | Ì | 20 | | | ns | | Hold Time at any Input, thold | 0 | | | 0 | } | | ns | | Operating Free-Air Temperature, TA | -55 | 25 | 125 | 0 | 25 | 70 | °c | ## ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted) | | PARAMETER | TEST CON | DITIONS * | S | 54166 | | | N7416 | 6 | | |-----------------|-------------------------------------------|----------------------------------|---------------------------------------------------|-----|-------|------|-----|-------|------|------| | | | | | MIN | TYP# | MAX | MIN | TYP: | MAX | UNIT | | VIH | High-level input voltage | | | 2 | | | 2 | | | V | | $v_{IL}$ | Low-level input voltage | | | ŀ | | 0.8 | | | 0.8 | v | | $v_{l}$ | Input clamp voltage | V <sub>CC</sub> = MAX, | I <sub>1</sub> = -12mA | | ' | -1.5 | | | -1.5 | V | | v <sub>ОН</sub> | High-level output voltage | $V_{CC} = MIN,$ $V_{IL} = 0.8V,$ | V <sub>IH</sub> = 2V,<br>I <sub>OH</sub> = -800μA | 2.4 | | | 2.4 | | | v | | VOL | Low-level output voltage | $V_{CC} = MIN,$ $V_{IL} = 0.8V,$ | V <sub>1H</sub> = 2V,<br>I <sub>OL</sub> = 16mA | | | 0.4 | | | 0.4 | v | | Ч | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | v <sub>1</sub> = 5.5V | | | 1 | | | 1 | mA | | ¹ін | High-level input current | V <sub>CC</sub> = MAX, | $V_1 = 2.4V$ | | | 40 | | | 40 | μА | | IL | Low-level input current | V <sub>CC</sub> = MAX, | $V_1 = 0.4V$ | | | -1.6 | | | -1.6 | mA | | os | Short-circuit output current <sup>†</sup> | V <sub>CC</sub> = MAX | | -20 | | -57 | -18 | | -57 | mA | | <sup>I</sup> cc | Supply current | V <sub>CC</sub> = MAX, | Table Below | | 72 | 104 | | 72 | 116 | mA | ## SWITCHING CHARACTERISTICS, $V_{CC}$ = 5V, $T_A$ = 25°C, N = 10 | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------|----------------------------------------------|-----|-----|-----|------| | f <sub>max</sub> | Maximum input count frequency | | 25 | 35 | | MHz | | t <sub>PHL</sub> | Propagation delay time, high-to-<br>low-level output from clear | | | 23 | 35 | ns | | <sup>t</sup> PHL | Propagation delay time, high-to-<br>low-level output from clock | $C_{\perp} = 15pF$ , $R_{\perp} = 400\Omega$ | 8 | 20 | 30 | ns | | t <sub>PLH</sub> | Propagation delay time, low-to-<br>high-level output from clock | | 8 | 17 | 26 | ns | <sup>\*</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable # TEST CONDITIONS FOR I<sub>CC</sub> (all outputs are open) | TYPE | APPLY 4.5V | FIRST GROUND, | GROUND | | |-----------------|--------------|-----------------|-----------------|--| | | A11214.5V | THEN APPLY 4.5V | | | | \$54166, N74166 | Serial Input | Clock | All other input | | <sup>\*\*</sup> All typical values are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . T Not more than one output should be shorted at a time.