DESCRIPTION # HIGH-SPEED ARITHMETIC LOGIC **S54181** N74181 \$54181-N,F,Q • N74181-N,F ## DIGITAL 54/74 TTL SERIES The 54181 and 74181 are high-speed arithmetic logic units (ALU)/ function generators which have a complexity of 75 equivalent gates on a monolithic chip. This circuit performs 16 binary arithmetic operations on two 4-bit words as shown in the function table. These operations are selected by the four function-select lines (SO, S1, S2, S3) and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries must be enabled by applying a low-level voltage to the mode control input (M). A full carry look-ahead scheme is made available in the 54181/74181 for fast, simultaneous carry generation with a group carry propagate (P) and carry generate (G) for the 4 bits in the package. When used in conjunction with the 54182 or 74182 full carry look-ahead circuits, high-speed arithmetic operations can be performed. For example, the typical addition time for the 54181/74181 is 24 nanoseconds for 4 bits. When expanding to 16-bit addition with the 54182/74182, only 13 nanoseconds, further delay is added so that the total addition time is 35 nanoseconds, or 2.2 nanoseconds per bit. One 54182/74182 is needed for every 16 bits (four 54181/74181 circuits). If high speed is not of importance, a ripple-carry input (Cn) and a ripple-carry output (Cn+4) are available. However, the ripple-carry delay has also been minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry. The typical delay for the ripple carry is 12 nanoseconds for four bits, addition of two 8-bit words is accomplished typically in 36 nanoseconds when employing the ripple carry. The 54181/74181 will accommodate active-high or active-low data if the pin-designations are reinterpreted as follows: These circuits have been designed to not only incorporate all of the designer's requirements for arithmetic operations, but also to provide 16 possible functions of two Boolean variables without the use of external circuitry. These logic functions are selected by use of the four function-select inputs (S0, S1, S2, S3) with the mode control input (M) at a high level to disable the internal carry. The 16 logic functions are detailed in the function table and include exclusive-OR, NAND, AND, NOR and OR functions. The 54181/74181 is designed with a Darlington output configuration (54H/74H type) to reduce the high-logic-level output impedance and thereby improve the turn-off propagation delay time. All outputs are rated at a normalized fan-out of ten at the low logic level and increased to a fan-out of 20 at the high logic level. The increased high-logic-level fan-out allows the system designer more freedom in tying unused inputs to driven inputs. #### PIN CONFIGURATION | PIN NUMBER | 2 | 1 | 23 | 22 | 21 | 20 | 19 | 18 | 9 | 10 | 11 | 13 | 7 | 16 | 15 | 17 | |------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|----------------|----|------------------|----|-----| | Active-high data | A <sub>0</sub> | Во | A <sub>1</sub> | В1 | A <sub>2</sub> | B <sub>2</sub> | A <sub>3</sub> | Вз | F <sub>0</sub> | F <sub>1</sub> | F <sub>2</sub> | F <sub>3</sub> | Cn | C <sub>n+4</sub> | × | Y | | Active-low data | Āo | B <sub>0</sub> | Āī | B <sub>1</sub> | A <sub>2</sub> | B <sub>2</sub> | A <sub>3</sub> | B3 | F <sub>0</sub> | F <sub>1</sub> | F <sub>2</sub> | F <sub>3</sub> | Cn | Cn+4 | P | ত্ত | Subtraction is accomplished by 1's complement addition where the 1's complement of the subtrahend is generated internally. The resultant output is A-B-1 which requires an end-around or forced carry to provide A-B. The 54181/74181 can also be utilized as a comparator. The A = B output is internally decoded from the function outputs (F0, F1, F2, F3) so that when two words of equal magnitude are applied at the A and B inputs, it will assume a high-level state to indicate equality (A = B). The 54181/74181 should be in the subtract mode when performing this comparison. The A = B output is opencollector so that it can be wire-AND connected to give a comparison for more than four bits. The carry output $(C_{n+4})$ can also be used to supply relative magnitude information. Again, the ALU should be placed in the subtract mode by placing the control lines at LHHL. The 54181 is characterized for operation over the full military temperature range of -55°C to 125°C; the 74181 is characterized for operation from 0°C to 70°C. #### TRUTH TABLE FOR COMPARATOR APPLICATION | | Input Cn | Output Cn+4 | Indicates | |------------------|----------|-------------|---------------------| | | н | н | A <b< td=""></b<> | | Active-high Data | L | н | A <b< td=""></b<> | | | 11 | L | A>B | | | L | L | A>B | | | L | L | A <b< td=""></b<> | | Active-low Data | н | l L | , A <b< td=""></b<> | | | L | н | A>B | | | Н | H | A≥B | ## FUNCTION TABLES | | | ACTIVE-HIGH D | ATA | | | | | | |-------------|-----------|------------------------------|---------------------------|--|--|--|--|--| | | М- Н | M - L: ARITHMETIC OPERATIONS | | | | | | | | SELECTION | LOGIC | Cn=0 | Cn - 1 | | | | | | | S3 S2 S1 S0 | FUNCTIONS | Cn - 1 - H | Cn - 0 - L | | | | | | | LLLL | F - A | F - A | F - A PLUS 1 | | | | | | | LLLL | F - A + B | F - A + B | F = (A +B) PLUS 1 | | | | | | | LLHL | F - AB | F - A + B | F = (A +8) PLUS 1 | | | | | | | LLHH | F - 0 | F - MINUS 1 (2's COMPL) | F - ZERO | | | | | | | LHLL | F - AB | F - A PLUS AB | F - A PLUS AB PLUS 1 | | | | | | | LHLH | F - B | F - (A + B) PLUS AB | F - (A + B) PLUS AB PLUS | | | | | | | LHHL | F • A ⊕ B | F - A MINUS B MINUS 1 | F = A MINUS B | | | | | | | гини, | F - AB | F - AB MINUS 1 | F - AB | | | | | | | HLLL | F-A-B | F - A PLUS AB | F - A PLUS AB PLUS 1 | | | | | | | HELH | F-A · B | F - A PLUS B | F - A PLUS B PLUS 1 | | | | | | | HLHL | F-B | F - (A + B) PLUS AB | F - (A + B) PLUS AB PLUS | | | | | | | нгнн | F - AB | F = AB MINUS 1 | F - AB | | | | | | | HHLL | F = 1 | F = A PLUS A | F . A PLUS A PLUS 1 | | | | | | | HHLH | F - A + B | F = (A + B) PLUS A | F = (A + B) PLUS A PLUS 1 | | | | | | | нннь | F = A + B | F = (A + B) PLUS A | F = (A + B) PLUS A PLUS 1 | | | | | | | нннн | F = A | F - A MINUS 1 | F - A | | | | | | | | | ACTIVE LOW DA | ITA | | | | | | | |-------------|-----------|------------------------------|----------------------------|--|--|--|--|--|--| | | M-H | M = L; ARITHMETIC OPERATIONS | | | | | | | | | SELECTION | LOGIC | C <sub>n</sub> = 0 | Cn = 1 | | | | | | | | Sg Sz S1 S0 | FUNCTIONS | Cn - 0 - L | Cn = 1 = H | | | | | | | | LLLL | F-Ā | F - A MINUS 1 | F-A | | | | | | | | LLLH | F - AB | F - AB MINUS 1 | F - AB | | | | | | | | LLHL | F - A + B | F - AB MINUS I | F - AB | | | | | | | | LLHH | F - 1 | F - MINUS 1 (2's COMP) | F - ZERO | | | | | | | | LHLL | F - A + B | F - A PLUS (A + 8) | F - A PLUS (A + B) PLUS 1 | | | | | | | | LHLH | F - B | F - AB PLUS (A + B) | F . AB PLUS (A . B) PLUS 1 | | | | | | | | LHHL | F-ABB | F - A MINUS B MINUS 1 | F - A MINUS B | | | | | | | | LHHH | F - A + B | F - A + B | F - (A + 8) PLUS 1 | | | | | | | | HLLL | F - ĀB | F - A PLUS (A + B) | F - A PLUS (A + B) PLUS 1 | | | | | | | | HLLH | F-A @ B | F - A PLUS B | F . A PLUS B PLUS 1 | | | | | | | | HLHL | F - B | F - AB PLUS (A + B) | F - AB PLUS (A + B) PLUS 1 | | | | | | | | HLHH | F - A + B | F - A + B | F - (A + B) PLUS 1 | | | | | | | | HHLL | F-0 | F - A PLUS A | F - A PLUS A PLUS 1 | | | | | | | | HHLH | F - AB | F - AB PLUS A | F - AB PLUS A PLUS 1 | | | | | | | | HHHL | F-AB | F - AB PLUS A | F . AB PLUS A PLUS 1 | | | | | | | | нннн | F-A | F - A | F - A PLUS 1 | | | | | | | ### LOGIC DIAGRAM ### RECOMMENDED OPERATING CHARACTERISTICS | | | \$54181 | | | N74181 | | | | |------------------------------------------|------------|---------|-----|------|--------|------|------|--| | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | Supply Voltage V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | v | | | Normalized Fan-Out from each Output, N: | ogic level | | 20 | | | 20 | | | | | gic level | | 10 | | Ì | 10 | | | | Operating Free-Air Temperature Range, TA | -55 | 25 | 125 | o | 25 | 70 | °c | | ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted) | | PARAMETER | т | EST CONDITIONS * | | MIN | TYP** | MAX | UNIT | |------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--------|-----|-------|-------------|------| | VIH | High-level input voltage | | | | 2 | | | v | | VIL | Low-level input voltage | | | | ļ | | 8.0 | V | | v <sub>он</sub> | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8V, | V <sub>IH</sub> = 2V,<br>I <sub>OH</sub> = -800µA | | 2.4 | | | V | | V <sub>OL</sub> | Low-level output voltage<br>any output except A=B | $V_{CC} = MIN,$<br>$V_{IL} = 0.8V,$ | $V_{IH} = 2V$ | | | | 0.4 | V | | ЮН | High-level output current A=B only | V <sub>CC</sub> = MIN<br>V <sub>II</sub> = 0.80, | VIN = 2V | | | | 250 | μΑ | | ЧΗ | High-level input current (mode input) | VIL - 0.00, | V <sub>OH</sub> * 5.5V | | | | 40 | μΑ | | ΉН | High-level input current (any A or B input) | V <sub>CC</sub> = MAX, | $V_1 = 2.4V$ | | 1 | | 120 | μΑ | | ΉН | High-level input current (any S input) | VCC - WIGA, | V - 2.4V | | | | 160 | μΑ | | чн | High-level input current (carry input) | | | | | | 200 | μА | | ЧН | High-level input current (any input) | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5V | | Į. | | 1 | mA | | I <sub>I</sub> L | Low-level input current (mode input) | | | | | | -1.6 | mA | | IIL. | Low-level input current (any A or B input) | V <sub>CC</sub> = MAX, | $V_1 = 0.4V$ | | | | -4.8 | mA | | I <sub>I</sub> L | Low-level input current (any S input) | 100 | •1 • | | 1 | | -6.4 | mA | | 11L | Low-level input current (carry input) | | | | l | | -8 | mA | | los | Short-circuit output current 8 | V <sub>CC</sub> = MAX | | S54181 | -20 | | <b>-5</b> 5 | mA. | | OS | onort circuit output current g | VCC WAA | | N74181 | -18 | | -57 | '''' | | 1 | Supply current | V <sub>CC</sub> = MAX | | S54181 | | 88 | 127 | mA | | 'cc | ouppry | 100 1100 | | N74181 | | 88 | 140 | ''' | | loo | Supply current | V <sub>CC</sub> = MAX | | S54181 | | 94 | 135 | mA | | cc | ouppry content | ACC - MAY | | N74181 | | 94 | 150 | "" | ## SWITCHING CHARACTERISTICS, $V_{CC}$ = 5V, $T_A$ = 25°C, N = 10 (C<sub>L</sub> = 15pF, R<sub>L</sub> = 400 $\Omega$ ) | PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------------|------------------|----------------------------|-----|-----|----------|------| | <sup>t</sup> PLH<br><sup>t</sup> PHL | C <sub>n</sub> | C <sub>n+4</sub> | | | 12 | 18 | ns | | | | | M = OV | | 13 | 19<br>19 | | | <sup>t</sup> PLH<br><sup>t</sup> PHL | C <sub>n</sub> | Any F | (SUM or DIFF mode) | | 12 | 18 | ns | | <sup>t</sup> PLH | Any A or B | G | M = OV, SO = S3 = 4.5V, | | 13 | 19 | - 7 | | <sup>t</sup> PHL | , | J | S1 = S2 = 0V (SUM mode) | | 13 | 19 | ns | | <sup>t</sup> PLH | Any A or B | G | M = 0V, S0 = S3 = 0V, | | 17 | 25 | | | <sup>t</sup> PHL | 1, 7.1.5. | _ | S1 = S2 = 4.5V (DIFF mode) | | 17 | 25 | ns | | <sup>t</sup> PLH | Any A or B | Р | M = 0V, SO = S3 = 4.5V, | | 13 | 19 | | | tPHL - | , , , , , , , , | · | S1 = S2 = 0V (SUM mode) | | 17 | 25 | n: | | <sup>t</sup> PLH | Any A or B | P | M = 0V, S0 = S3 = 0V, | | 17 | 25 | | | <sup>t</sup> PHL | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | · | S1 = S2 = 4.5V (DIFF mode) | | 17 | 25 | n | | <sup>t</sup> PLH | Any A or B | Any F | M = 0V, S0 = S3 = 4.5V, | | 28 | 42 | | | <sup>t</sup> PHL | 7, 7 | , <b>,</b> . | S1 = S2 = 0V (SUM mode) | | 21 | 32 | n | | <sup>t</sup> PLH | Any A or B | Any F | M = 0V, S0 = S3 = 0V, | | 32 | 48 | | | <sup>t</sup> PHL | 7, 7.1.0.0 | , <b>,</b> . | S1 = S2 = 4.5V (DIFF mode) | | 23 | 34 | n | | <sup>t</sup> PLH | Any A or B | Any F | M = 4.5V (logic mode ) | | 32 | 48 | | | <sup>t</sup> PHL | Ally A of B | ДПУ Р | M - 4.5V (logic mode ) | | 23 | 34 | n | | <sup>t</sup> PLH | | | M = 0V, S0 = S3 = 0V, | | 35 | 50 | | | <sup>t</sup> PHL | Any A or B | A = B | S1 = S2 = 4.5V (DIFF mode) | | 32 | 48 | ns | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable device type. <sup>\*\*</sup> All typical values are at $V_{CC}$ = 5V, $T_A$ = 25°C. <sup>¶</sup>tp\_H = propagation delay time, low-to-high-level output tpHL = propagation on delay time, high-to-low-level output <sup>§</sup> Not more than one output should be shorted at a time #### TYPICAL APPLICATION DATA