# SYNCHRONOUS DECADE UP/DOWN | \$54192 COUNTER WITH PRESET INPUTS N74192 S54192-B,F,W • N74192-B, F # DIGITAL 54/74 TTL SERIES #### DESCRIPTION This is a synchronous reversible (up/down) counter having a complexity of 55 equivalent gates. The S54192 and N74192 are BCD counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidently with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple-clock) counters. The outputs of the master-slave flip-flops are triggered by a low-tohigh-level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high. These counters are fully programmable; that is, the outputs may be present to any state by entering the desired data at the data inputs while the load input is low. The output will change to agree with the data inputs independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs. A clear input has been provided which forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. An input buffer has been placed on the clear, count, and load inputs to lower the drive requirements to one normalized Series 54/74 load. This is important when the output of the driving circuitry is somewhat limited. These counters were designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up-and down-counting functions. The borrow output produces a pulse equal in width to the count-down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count-up input when an overflow condition exists. The counters can then be easily cascaded by feeding the borrow and carry outputs to the count-down and count-up inputs respectively of the succeeding counter. Power dissipation is typically 325 milliwatts for either the decade or binary version. Maximum input count frequency is typically 32 megahertz and is guaranteed to be 25MHz minimum. #### PIN CONFIGURATIONS #### LOGIC DIAGRAM ## DECADE COUNTER (typical clear, load, and count sequences) Illustrated below is the following sequence: - 1. Clear outputs to zero. - 2. Load (preset) to BCD seven. - 3. Count up to eight, nine, carry, zero, one, and two. - 4. Count down to one, zero, borrow, nine, eight, and seven. #### NOTES - A. Clear overrides load, data, and count inputs. - B. When counting up, count-down input must be high; when counting down, count-up input must be high. ### RECOMMENDED OPERATING CONDITIONS | | | S54192 | | N74192 | | | | |--------------------------------------------------|-----|--------|-----|--------|-----|------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply Voltage V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | Normalized Fan-Out from each Output, N | | | 10 | | ! | 10 | | | Input Count Frequency, f <sub>count</sub> | 0 | | 25* | 0 | ļ | 25* | MHz | | Width of Any Input Pulse, tw | 20* | | | 20* | | | ns | | Data Setup Time, t <sub>setup</sub> (See Note 2) | 20* | | | 20* | | | ns | | Data Hold Time, thold (See Note 3) | 0 | | | 0 | i | | ns | | Operating Free-Air Temperature Range, TA | -55 | 25 | 125 | 0 | 25 | 70 | °c | #### NOTES: - 1. Voltage values are with respect to network ground terminal. - 2. Setup time is the interval immediately preceding the positive-going edge of the load pulse during which interval the data to be recognized must be maintained at the input to ensure its recognition. - 3. Hold time is the interval immediately following the positive-going edge of the load pulse during which interval the data to be recognized must be maintained at the input to ensure its recognition. # ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted) | | PARAMETER | TEST CONDITIONS* | MIN | TYP** | MAX | UNIT | |---------------------------|------------------------------|--------------------------------------------------------------------------------------------------|-----|-------|---------|----------| | S54192<br>V <sub>IH</sub> | High-level input voltage | | 2 | | | V | | VIL | Low-level input voltage | | | | 8.0 | V | | v <sub>он</sub> | High-level output voltage | $V_{CC} = MIN, V_{IH} = 2V,$<br>$V_{IL} = 0.8V, I_{OH} = -400\mu A$ | 2.4 | | | v | | VOL | Low-level output voltage | $V_{CC} = MIN, V_{IH} = 2V,$<br>$V_{IL} = 0.8V, I_{OL} = 16mA$ | | | 0.4 | v | | l <sub>ін</sub> | High-level input current | $V_{CC} = MAX, V_1 = 2.4V$<br>$V_{CC} = MAX, V_1 = 5.5V$ | | | 40<br>1 | μA<br>mA | | I <sub>IL</sub> | Low-level input current | $V_{CC} = MAX, V_1 = 0.4V$ | ] | | - 1.6 | m A | | los | Short-circuit output current | V <sub>CC</sub> - MAX | -20 | | -65 | m A | | <sup>l</sup> cc | Supply current | V <sub>CC</sub> = MAX | | 65 | 89 | mA | | N74192 | //S | | | | | | | VIН | High-level input voltage | | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | | 8.0 | V | | v <sub>он</sub> | High-level output voltage | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V,<br>V <sub>IL</sub> = 0.8V, I <sub>OH</sub> = -400μA | 2.4 | | | v | | v <sub>OL</sub> | Low-level output voltage | $V_{CC} = MIN, V_{1H} = 2V$<br>$V_{1L} = 0.8V, I_{OL} = 16mA$ | | | 0.4 | v | | чн | High-level input current | $V_{CC} = MAX$ , $V_1 = 2.4V$<br>$V_{CC} = MAX$ , $V_1 = 5.5V$ | | | 40<br>1 | μA<br>mA | | IIL | Low-level input current | $V_{CC} = MAX, V_1 = 0.4V$ | | | -1.6 | mA | | los | Short-circuit output current | V <sub>CC</sub> = MAX | -18 | | -65 | mA | | <sup>I</sup> CC | Supply current | V <sub>CC</sub> = MAX | | 65 | 102 | mA | | | | | | | | | | | | | | | | | | | | | | | | | <sup>\*</sup>These conditions are recommended for use at $V_{CC}$ = 5V, $T_{A}$ = 25°C. SWITCHING CHARACTERISTICS, $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , N = 10 (See Note) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-------------------------------|----------------------------------|-----|-----|-----|----------| | f <sub>max</sub> | Maximum input count frequency | | 25 | 32 | | MHz | | 1 <sub>setup</sub> | Minimum input setup time | | | 14 | 20 | ns | | • | Propagation delay time, low- | | | | | | | <sup>t</sup> PLH | to-high-level carry output | | | 17 | 26 | ns | | | from count-up input | | | | | | | | Propagation delay time, high- | | | | | | | <sup>t</sup> PHL | to-low-level carry output | | | 16 | 24 | ns | | | from count-up input | | | | | | | | Propagation delay time, low- | | | | | | | <sup>t</sup> PLH | to-high-level borrow output | $C_L = 15pF$ , $R_L = 400\Omega$ | | 16 | 24 | ns | | | from count-down input | | | | | | | | Propagation delay time, high- | - | | | | | | t <sub>PHL</sub> | to low-level borrow output | | | 16 | 24 | ns | | | from count-down input | | 1 | | | | | | Propagation delay time, low- | | | | | ì | | <sup>t</sup> PLH | to-high-level Q output from | | | 25 | 38 | ns | | | either count input | | | | | | | | Propagation delay time, high- | | | | | | | <sup>t</sup> PHL | to-low-level Q output from | | | 31 | 47 | ns | | | either count input | | - 1 | | | 1 | | <sup>t</sup> PLH L | OAD | | | 27 | | | | tPLH L | .OAD | | | 29 | 40 | <b>!</b> | | tPHL C | LEAR | | | 22 | 25 | | NOTE: Above Switching Table Applies to (S54192 & N74192) ## CASCADING Circuitry is provided internally for cascading these counters. The mode of cascading shown is ripple borrow/carry. No external components are required. <sup>\*</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable <sup>\*\*</sup>All typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. †Not more than one output should be shorted at a time.