J-K FLIP-FLOP | \$5470 S5470-A,F,W • N7470-A,F ## DIGITAL 54/74 TTL SERIES I #### DESCRIPTION The S5470/N7470 is a monolithic, edge-triggered J-K flip-flop featuring gated inputs, direct clear and preset inputs, and complementary Q and Q outputs. Input information is transferred to the outputs on the positive edge of the clock pulse. Direct-coupled clock triggering occurs at a specific voltage level of the clock pulse; and after the clock input threshold voltage has been passed, the gated inputs are locked out. The S5470/N7470 flip-flop is ideally suited for medium- and high-speed applications, and can be used for a significant saving in system power dissipation and package count where input gating is required. #### **TRUTH TABLE** #### LOGIC | Jn | J <sub>n</sub> K <sub>n</sub> Q <sub>n+1</sub> | | PRESET | CLEAR | Q | |----|------------------------------------------------|--------------------------------------|--------|-------|---| | 0 | 0 | $Q_n$ | 0 | 0 | † | | 1 | 0 | 1 | 1 | 0 | 0 | | 0 | 1 | 0 | 0 | 1 | 1 | | 1 | 1 | $\overline{\mathbf{Q}}_{\mathbf{n}}$ | 1 | 1 | Q | | I | | | 1 | | | $$J = J_1 J_2 J^*$$ $K = K_1 K_2 K^*$ NOTE: Component values are typical. #### **PIN CONFIGURATIONS** ## SIGNETICS DIGITAL 54/74 TTL SERIES - \$5470 ● N7470 #### RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------------|-------------|-----|------|------| | Supply Voltage V <sub>CC</sub> : S5470 Circuits | 4.5 | 5 | 5.5 | V | | N7470 Circuits | 4.75 | 5 | 5.25 | V | | Operating Free-Air Temperature Range, T <sub>A</sub> : S5470 Circuits | <b>–</b> 55 | 25 | 125 | °C | | N7470 Circuits | o | 25 | | °C | | Normalized Fanout from each Output, N | | | 10 | | | Clock Pulse Transition Time to Logical 1 Level, t <sub>1 (clock)</sub> | 5 | | 150 | ns | | Width of Clock Pulse, to(clock) | 20 | | | ns | | Width of Preset Pulse, to (preset) | 25 | | | ns | | Width of Clear Pulse, tp(clear) | 25 | | | ns | ## ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted) | | PARAMETER | т | EST CONDITIONS* | | MIN | TYP** | MAX | UNI | |---------------------|-------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|----------------|------------|-------|------------|----------| | V <sub>in(1)</sub> | Input voltage required to ensure logical 1 at any input terminal | V <sub>CC</sub> = MIN | | | 2 | | | ٧ | | V <sub>in</sub> (0) | Input voltage required to ensure logical 0 at any input terminal | V <sub>CC</sub> = MIN | | | | | 8.0 | V | | $V_{out(1)}$ | Logical 1 output voltage | V <sub>CC</sub> = MIN, | $I_{load} = -400\mu A$ | | 2.4 | 3.5 | | \ \ | | $V_{out(0)}$ | Logical 0 output voltage | V <sub>CC</sub> = MIN, | I <sub>sink</sub> = 16mA | | | 0.22 | 0.4 | \ | | lin(0) | Logical 0 level input<br>current at J1, J2, J*,<br>K1, K2, K*, or clock | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 0.4V | | | | -1.6 | n | | lin(0) | Logical O level input<br>current at preset or<br>clear | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 0.4V | | | | -3.2 | r | | lin(1) | Logical 1 level input<br>current at J1, J2, J*,<br>K1, K2, K*, or clock | V <sub>CC</sub> = MAX,<br>V <sub>CC</sub> = MAX, | $V_{in} = 2.4V$<br>$V_{in} = 5.5V$ | | | | 40<br>1 | n<br>n | | lin(1) | Logical 1 level input current at preset or clear | $V_{CC} = MAX,$ $V_{CC} = MAX,$ | V <sub>in</sub> = 2.4V<br>V <sub>in</sub> = 5.5V | | | | 80<br>1 | <i> </i> | | los | Short circuit output current <sup>†</sup> | V <sub>CC</sub> = MAX, | $V_{in} = 0$ | S5470<br>N7470 | -20<br>-18 | | -75<br>-75 | п | | <sup>I</sup> CC | Supply current | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 5V | | | 13 | 26 | l n | # SWITCHING CHARACTERISTICS, $V_{CC}$ = 5V, $T_A$ = 25°C, N = 10 | | PARAMETER | TEST CONDITIONS | | | TYP | MAX | UNIT | |--------------------|--------------------------------------------------------------------------------|------------------------|-------------------------------|----|-----|-----|------| | fclock | Maximum clock frequency | C <sub>L</sub> = 15pF, | R <sub>L</sub> = 400Ω | 15 | 35 | | MHz | | t <sub>setup</sub> | Minimum Input Setup time | C <sub>L</sub> = 15pF, | R <sub>L</sub> = <b>400</b> Ω | ; | 10 | 20 | ns | | <sup>t</sup> hold | Minimum input hold time | C <sub>L</sub> = 15pF, | R <sub>L</sub> = <b>400</b> Ω | | 0 | 5 | ns | | <sup>t</sup> pd1 | Propagation delay time<br>to logical 1 level from<br>clear or preset to output | C <sub>L</sub> = 15pF, | R <sub>L</sub> = 400Ω | | | 50 | ns | | <sup>t</sup> pd0 | Propagation delay time<br>to logical O level from<br>clear or preset to output | C <sub>L</sub> = 15pF, | R <sub>L</sub> = 400Ω | | | 50 | ns | | <sup>t</sup> pd1 | Propagation delay time<br>to logical 1 level from<br>clock to output | C <sub>L</sub> = 15pF, | R <sub>L</sub> = 400Ω | 10 | 27 | 50 | ns | | <sup>t</sup> pd0 | Propagation delay time<br>to logical 0 level from<br>clock to output | C <sub>L</sub> = 15pF, | R <sub>L</sub> = 400Ω | 10 | 18 | 50 | ns | <sup>\*</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable <sup>\*\*</sup> All typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. † Not more than one output should be shorted at a time.