# J-K EDGE-TRIGGERED FLIP-FLOPS WITH AND INPUTS N74H102-A,F

DIGITAL 54/74 TTL SERIES

#### DESCRIPTION

These monolithic J-K flip-flops are negative edge-triggered. They feature gated J-K inputs and an asynchronous clear input. The AND gate inputs are inhibited while the clock input is low; when the clock goes high, the inputs are enabled and data will be accepted. Logical state of J and K inputs may be allowed to change when the clock pulse is in a high state and bistable-will perform according to the truth table as long as minimum setup times are observed. Input data are transferred to the outputs on the negative edge of the clock pulse.

## **TRUTH TABLE**

#### LOGIC

| J K |   | t <sub>n+1</sub><br>Q |
|-----|---|-----------------------|
| 0   | 0 | Qn                    |
| 0   | 1 | 0<br>0                |
| 1   | 0 | 1                     |
| 1   | 1 | a_n                   |

#### NOTES:

- 1. J = J1 J2 J3
- 2.  $K = K1 \bullet K2 \bullet K3$
- 3.  $t_n = Bit time before clock$ pulse.
- 4.  $t_{n+1}$  = Bit time after clock pulse.
- 5. NC-No Internal Connection.

#### **CLOCK WAVEFORM**



#### PIN CONFIGURATIONS



#### LOGIC DIAGRAM



#### **RECOMMENDED OPERATING CONDITIONS**

|                                                                         | MIN  | NOM | MAX  | UNIT |
|-------------------------------------------------------------------------|------|-----|------|------|
| Supply Voltage V <sub>CC</sub> : S54H102 Circuits                       | 4.5  | 5   | 5.5  | V    |
| N74H102 Circuits                                                        | 4.75 | 5   | 5.25 | V    |
| Operating Free-Air Temperature Range, T <sub>A</sub> : S54H102 Circuits | -55  | 25  | 125  | °c   |
| N74H102 Circuits                                                        | 0    | 25  | 70   | °c   |
| Normalized Fan-Out from each Output, N                                  |      |     | 10   |      |
| Width of Clock Pulse, tp(clock)                                         | 10   |     |      | ns   |
| Width of Preset Pulse, tp(preset)                                       | 15   |     |      | ns   |
| Width of Clear Pulse, tp(clear)                                         | 15   |     |      | ns   |
| Input Setup Time, t <sub>setup</sub> (See Above): Logical 1             | 10   |     | ł    | ns   |
| Logical 0                                                               | 13   |     |      | ns   |
| Input Hold Time, thold                                                  | 0    |     |      | ns   |
| Clock Pulse Transition Time, to                                         |      |     | 150  | ns   |

## ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted)

|                                            | PARAMETER                                                                 | 1                                                | EST CONDITIONS *                                 | MIN | TYP <sup>†</sup> | MAX        | UNIT     |
|--------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-----|------------------|------------|----------|
| V <sub>in(1)</sub>                         | Input voltage required to ensure logical 1 at any input terminal          |                                                  |                                                  | 2   |                  |            | V        |
| V <sub>in(0)</sub>                         | Input voltage required to ensure logical 0 at any input terminal          |                                                  |                                                  |     |                  | 0.8        | v        |
| V <sub>out(1)</sub><br>V <sub>out(0)</sub> | Logical O output voltage                                                  | V <sub>CC</sub> = MIN,<br>V <sub>CC</sub> = MIN, | $I_{load} = -500\mu A$ $I_{sink} = 20mA$         | 2.4 | 3.2<br>0.25      | 0.4        | V        |
| lin(0)                                     | Logical 0 level input current at J1, J2, J3, K1, K2, K3, preset, or clear | V <sub>CC</sub> = MAX,                           | $V_{in} = 0.4V$                                  |     | -1               | -2         | mA       |
| lin(0)                                     | Logical 0 level input current clock Logical 1 level input current at      | $V_{CC} = MAX,$ $V_{CC} = MAX,$                  | V <sub>in</sub> = 0.4V<br>V <sub>in</sub> = 2.4V |     | -3               | -4.8<br>50 | mA<br>μA |
| lin(1)                                     | J1, J2, J3, K1, K2, or K3                                                 | $V_{CC} = MAX$ ,                                 | V <sub>in</sub> = 5.5V                           |     |                  | 1          | mA       |
| lin(1)                                     | Logical 1 level input current at clock                                    | V <sub>CC</sub> = MAX,<br>V <sub>CC</sub> = MAX, | V <sub>in</sub> = 2.4V<br>V <sub>in</sub> = 5.5V | 0   |                  | -1<br>1    | mA<br>mA |
| lin(1)                                     | Logical 1 level input current at preset or clear                          | V <sub>CC</sub> = MAX,                           | V <sub>in</sub> = 2.4V<br>V <sub>in</sub> = 5.5V |     |                  | 100<br>1   | μA<br>mA |
| los<br>Icc                                 | Short-circuit output current** Supply current                             | V <sub>CC</sub> = MAX,<br>V <sub>CC</sub> = MAX  | V <sub>in</sub> = 0                              | -40 | 20               | -100<br>38 | mA<br>mA |

# SWITCHING CHARACTERISTICS, $V_{CC}$ = 5V, $T_A$ = 25°C, N = 10

| PARAMETER          |                                                                                             | TEST CONDITIONS        |                       | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------------------------------------------------|------------------------|-----------------------|-----|-----|-----|------|
| f <sub>clock</sub> | Maximum input clock frequency                                                               | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | 40  | 50  |     | MHz  |
| <sup>t</sup> pd1   | Propagation delay time to logical 1 level from preset to output                             | C <sub>L</sub> = 25pF, | $R_L = 280\Omega$     |     | 8   | 12  | ns   |
| <sup>t</sup> pd0   | Propagation delay time to logical 0<br>level from clear or preset to output<br>(clock low)  | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω |     | 23  | 35  | ns   |
| <sup>t</sup> pd0   | Propagation delay time to logical 0<br>level from clear or preset to output<br>(clock high) | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω |     | 15  | 20  | ns   |
| <sup>t</sup> pd1   | Propagation delay time to logical 1 level from clock to output                              | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | 5   | 10  | 15  | ns   |
| <sup>t</sup> pd0   | Propagation delay time to logical 0 level from clock to output                              | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | 8   | 16  | 20  | ns   |

<sup>\*</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable device type.

<sup>\*\*</sup> Not more than one output should be shorted at a time, and duration of short-circuit test should not exceed 1 second.

<sup>†</sup> All typical values are at  $V_{CC}$  = 5V,  $T_A$  = 25°C.