# INTEGRATED CIRCUITS



Product specification Supersedes data of 1996 Oct 30 File under Integrated Circuits, IC22 1998 May 15



HILIP

## SAA7111

## CONTENTS

|                  |                                                               | 16.2.11            | Subaddress 0B                                      |
|------------------|---------------------------------------------------------------|--------------------|----------------------------------------------------|
| 1                | FEATURES                                                      | 16.2.12            | Subaddress 0C                                      |
| 2                | APPLICATIONS                                                  | 16.2.13            | Subaddress 0D                                      |
| 3                | GENERAL DESCRIPTION                                           | 16.2.14            | Subaddress 0E                                      |
| 4                | QUICK REFERENCE DATA                                          | 16.2.15<br>16.2.16 | Subaddress 10<br>Subaddress 11                     |
| 5                | ORDERING INFORMATION                                          | 16.2.10            | Subaddress 12                                      |
|                  | BLOCK DIAGRAM                                                 | 16.2.18            | Subaddress 1A (read-only register)                 |
| 6                |                                                               | 16.2.19            | Subaddress 1B (read-only register)                 |
| 7                | PINNING                                                       | 16.2.20            | Subaddress 1C (read-only register)                 |
| 8                | FUNCTIONAL DESCRIPTION                                        | 16.2.21            | Subaddress 1F (read-only register)                 |
| 8.1              | Analog input processing                                       | 17                 | FILTER CURVES                                      |
| 8.2<br>8.2.1     | Analog control circuits                                       | 17.1               | Anti-alias filter curve                            |
| 8.2.1<br>8.2.2   | Clamping<br>Gain control                                      | 17.2               | Luminance filter curves                            |
| 8.3              | Chrominance processing                                        | 17.3               | Chrominance filter curves                          |
| 8.4              | Luminance processing                                          | 18                 | I <sup>2</sup> C START SET-UP                      |
| 8.5              | RGB matrix                                                    | 19                 | PACKAGE OUTLINE                                    |
| 8.6              | VPO-bus (digital outputs)                                     | 20                 | SOLDERING                                          |
| 8.7              | Synchronization                                               | 20.1               | Introduction                                       |
| 8.8<br>8.9       | Clock generation circuit<br>Power-on reset and CE input       | 20.2               | Reflow soldering                                   |
| 8.10             | RTCO output                                                   | 20.3               | Wave soldering                                     |
| 8.11             | The Line-21 text slicer                                       | 20.3.1             | PLCC                                               |
| 8.11.1           | Suggestions for I <sup>2</sup> C-bus interface of the display | 20.3.2             | QFP                                                |
|                  | software reading line-21 data                                 | 20.3.3<br>20.4     | Method (PLCC and QFP)<br>Repairing soldered joints |
| 9                | GAIN CHARTS                                                   | 20.4<br>21         | DEFINITIONS                                        |
| 10               | LIMITING VALUES                                               | 21                 | LIFE SUPPORT APPLICATIONS                          |
| 11               | CHARACTERISTICS                                               | 22                 | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS    |
| 12               | TIMING DIAGRAMS                                               | 23                 | FURCHASE OF FHILIPS IC COMPONENTS                  |
| 13               | CLOCK SYSTEM                                                  |                    |                                                    |
| 13.1             | Clock generation circuit                                      |                    |                                                    |
| 13.2             | Power-on control                                              |                    |                                                    |
| 14               | OUTPUT FORMATS                                                |                    |                                                    |
| 15               | APPLICATION INFORMATION                                       |                    |                                                    |
| 15.1             | Layout hints                                                  |                    |                                                    |
| 16               | I <sup>2</sup> C-BUS DESCRIPTION                              |                    |                                                    |
| 16.1             | I <sup>2</sup> C-bus format                                   |                    |                                                    |
| 16.2             | l <sup>2</sup> C-bus detail                                   |                    |                                                    |
| 16.2.1           | Subaddress 00                                                 |                    |                                                    |
| 16.2.2           | Subaddress 02<br>Subaddress 03                                |                    |                                                    |
| 16.2.3<br>16.2.4 | Subaddress 03<br>Subaddress 04                                |                    |                                                    |
| 16.2.5           | Subaddress 05                                                 |                    |                                                    |

16.2.10

Subaddress 0A

- 16.2.5 Subaddress 05 16.2.6 Subaddress 06
- 16.2.7 Subaddress 07
- 16.2.8 Subaddress 08
- 16.2.9 Subaddress 09

# SAA7111

## 1 FEATURES

- Four analog inputs, internal analog source selectors, e.g. 4 × CVBS or 2 × Y/C or (1 × Y/C and 2 × CVBS)
- Two analog preprocessing channels
- Fully programmable static gain for the main channels or automatic gain control for the selected CVBS or Y/C channel
- Switchable white peak control
- Two built-in analog anti-aliasing filters
- Two 8-bit video CMOS analog-to-digital converters (ADCs)
- On-chip clock generator
- Line-locked system clock frequencies
- Digital PLL for H-sync processing and clock generation
- Requires only one crystal (24.576 MHz) for all standards
- · Horizontal and vertical sync detection
- Automatic detection of 50/60 Hz field frequency and automatic switching between standards PAL and NTSC
- Luminance and chrominance signal processing for PAL BGHI, PAL N, PAL M, NTSC M, NTSC N and NTSC 4.43
- User programmable luminance peaking or aperture correction
- Cross-colour reduction for NTSC by chrominance comb filtering
- · PAL delay line for correcting PAL phase errors
- Real time status information output (RTCO)
- Brightness Contrast Saturation (BCS) control on-chip
- The YUV (CCIR-601) bus supports a data rate of:
  - 864  $\times$  f<sub>H</sub> = 13.5 MHz for 625 line sources
  - $858 \times f_H = 13.5$  MHz for 525 line sources.
- Data output streams for 16, 12 or 8-bit width with the following formats:
  - 411 YUV (12-bit)
  - 422 YUV (16-bit)
  - 422 YUV [CCIR-656] (8-bit)
  - 565 RGB (16-bit) with dither
  - 888 RGB (24-bit) with special application.
- 720 active samples per line on the YUV bus
- One user programmable general purpose switch on an output pin
- Built in line-21 text slicer
- Power-on control



- Two switchable outputs for the digitized CVBS or Y/C input signals AD1 (7 to 0) and AD2 (7 to 0) via the I<sup>2</sup>C-bus
- Chip enable function (reset for the clock generator)
- Compatible with memory-based features (line-locked clock)
- Boundary scan test circuit complies with the IEEE Std. 1149.1 – 1990 (ID-Code = 0 7111 02 B)
- I<sup>2</sup>C-bus controlled (full read-back ability by an external controller).

## 2 APPLICATIONS

- Desktop video
- Multimedia
- Digital television
- Image processing
- Video phone.

## **3 GENERAL DESCRIPTION**

The Video Input Processor (VIP) is a combination of a two-channel analog preprocessing circuit including source selection, anti-aliasing filter and ADC, an automatic clamp and gain control, a Clock Generation Circuit (CGC), a digital multi-standard decoder (PAL BGHI, PAL M, PAL N, NTSC M and NTSC N), a brightness/contrast/saturation control circuit and a colour space matrix (see Fig.1).

The CMOS circuit SAA7111, analog front-end and digital video decoder, is a highly integrated circuit for desktop video applications. The decoder is based on the principle of line-locked clock decoding and is able to decode the colour of PAL and NTSC signals into CCIR-601 compatible colour component values. The SAA7111 accepts as analog inputs CVBS or S-video (Y/C) from TV or VTR sources. The circuit is I<sup>2</sup>C-bus controlled.

# SAA7111

## 4 QUICK REFERENCE DATA

| SYMBOL           | PARAMETER                     |      | TYP. | MAX. | UNIT |
|------------------|-------------------------------|------|------|------|------|
| V <sub>DDD</sub> | digital supply voltage        | 4.5  | 5.0  | 5.5  | V    |
| V <sub>DDA</sub> | analog supply voltage         | 4.75 | 5.0  | 5.25 | V    |
| T <sub>amb</sub> | operating ambient temperature | 0    | 25   | 70   | °C   |
| P <sub>A+D</sub> | analog and digital power      | 0.77 | 1.0  | 1.26 | W    |

## 5 ORDERING INFORMATION

| TYPE NUMBER |        | PACKAGE                                                                                     |          |  |  |  |  |
|-------------|--------|---------------------------------------------------------------------------------------------|----------|--|--|--|--|
| NAME        |        | DESCRIPTION                                                                                 | VERSION  |  |  |  |  |
| SAA7111WP   | PLCC68 | plastic leaded chip carrier; 68 leads                                                       | SOT188-2 |  |  |  |  |
| SAA7111H    | QFP64  | plastic quad flat package; 64 leads (lead length 1.6 mm); body $14 \times 14 \times 2.7$ mm | SOT393-1 |  |  |  |  |

# SAA7111

## 6 BLOCK DIAGRAM



# SAA7111

## 7 PINNING

|                   | PINS   |       |       |                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-------------------|--------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SYMBOL            | PLCC68 | QFP64 | - I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                |  |  |
| TRST              | 1      | 58    | I     | Test reset input not (active LOW), for boundary scan test;<br>notes 1, 2, 3 and 4.                                                                                                                                                                                                                                                                         |  |  |
| ТСК               | 2      | 59    | I     | Test clock input for boundary scan test; note 3.                                                                                                                                                                                                                                                                                                           |  |  |
| RTCO              | 3      | 60    | 0     | Real time control output: contains information about actual system clock frequency, subcarrier frequency and phase and PAL sequence.                                                                                                                                                                                                                       |  |  |
| IICSA             | 4      | 61    | I     | $I^2C$ -bus slave address select input; 0 $\rightarrow$ 48H for write, 49H for read, 1 $\rightarrow$ 4AH for write, 4BH for read.                                                                                                                                                                                                                          |  |  |
| SDA               | 5      | 62    | I/O   | I <sup>2</sup> C-bus serial data input/output.                                                                                                                                                                                                                                                                                                             |  |  |
| SCL               | 6      | 63    | I/O   | I <sup>2</sup> C-bus serial clock input/output.                                                                                                                                                                                                                                                                                                            |  |  |
| n.c.              | 7      | 64    | _     | Not connected.                                                                                                                                                                                                                                                                                                                                             |  |  |
| n.c.              | 8      | _     | _     | Not connected.                                                                                                                                                                                                                                                                                                                                             |  |  |
| n.c.              | 9      | _     | _     | Not connected.                                                                                                                                                                                                                                                                                                                                             |  |  |
| n.c.              | 10     | 1     | _     | Not connected.                                                                                                                                                                                                                                                                                                                                             |  |  |
| TDO               | 11     | 2     | 0     | Test data output for boundary scan test; note 3.                                                                                                                                                                                                                                                                                                           |  |  |
| TDI               | 12     | 3     | I     | Test data input for boundary scan test; note 3.                                                                                                                                                                                                                                                                                                            |  |  |
| TMS               | 13     | 4     | I     | Test mode select input for boundary scan test or scan test; note 3.                                                                                                                                                                                                                                                                                        |  |  |
| V <sub>SSA2</sub> | 14     | 5     | GND   | Ground for analog supply voltage channel 2.                                                                                                                                                                                                                                                                                                                |  |  |
| AI22              | 15     | 6     | I     | Analog input 22.                                                                                                                                                                                                                                                                                                                                           |  |  |
| V <sub>DDA2</sub> | 16     | 7     | Р     | Positive supply voltage (+5 V) for analog channel 2.                                                                                                                                                                                                                                                                                                       |  |  |
| AI21              | 17     | 8     | I     | Analog input 21.                                                                                                                                                                                                                                                                                                                                           |  |  |
| V <sub>SSA1</sub> | 18     | 9     | GND   | Ground for analog supply voltage channel 1.                                                                                                                                                                                                                                                                                                                |  |  |
| AI12              | 19     | 10    | I     | Analog input 12.                                                                                                                                                                                                                                                                                                                                           |  |  |
| V <sub>DDA1</sub> | 20     | 11    | Р     | Positive supply voltage (+5 V) for analog channel 1.                                                                                                                                                                                                                                                                                                       |  |  |
| AI11              | 21     | 12    | I     | Analog input 11.                                                                                                                                                                                                                                                                                                                                           |  |  |
| V <sub>SSS</sub>  | 22     | 13    | GND   | Substrate (connected to analog ground).                                                                                                                                                                                                                                                                                                                    |  |  |
| AOUT              | 23     | 14    | 0     | Analog test output; for testing the analog input channels.                                                                                                                                                                                                                                                                                                 |  |  |
| V <sub>DDA0</sub> | 24     | 15    | Р     | Positive supply voltage (+5 V) for internal CGC.                                                                                                                                                                                                                                                                                                           |  |  |
| V <sub>SSA0</sub> | 25     | 16    | GND   | Ground for internal CGC.                                                                                                                                                                                                                                                                                                                                   |  |  |
| VREF              | 26     | 17    | 0     | Vertical reference output signal ( $I^2C$ -bit COMPO = 0) or inverse composite blank signal ( $I^2C$ -bit COMPO = 1) (enabled via $I^2C$ -bit OEHV).                                                                                                                                                                                                       |  |  |
| V <sub>DD5</sub>  | 27     | 18    | Р     | Positive digital supply voltage 5 (+5 V).                                                                                                                                                                                                                                                                                                                  |  |  |
| V <sub>SS5</sub>  | 28     | 19    | GND   | Digital ground for positive supply voltage 5.                                                                                                                                                                                                                                                                                                              |  |  |
| LLC               | 29     | 20    | 0     | Line-locked system clock output (27 MHz).                                                                                                                                                                                                                                                                                                                  |  |  |
| LLC2              | 30     | 21    | 0     | Line-locked clock $\frac{1}{2}$ output (13.5 MHz).                                                                                                                                                                                                                                                                                                         |  |  |
| CREF              | 31     | 22    | 0     | Clock reference output: this is a clock qualifier signal distributed by<br>the CGC for a data rate of LLC2. Using CREF all interfaces on the<br>VPO-bus are able to generate a bus timing with identical phase.<br>If CCIR-656 format is selected (OFTS0 = 1 and OFTS1 = 1) an<br>inverse composite blank signal (pixel qualifier) is provided on this pin |  |  |

|                  | PIN      | IS       |     |                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|------------------|----------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SYMBOL           | PLCC68   | QFP64    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| RES              | 32       | 23       | 0   | Reset output (active LOW); sets the device into a defined state.<br>All data outputs are in high impedance state. The I <sup>2</sup> C-bus is reset<br>(waiting for start condition) note 4.                                                                                                                                                                                          |  |  |
| CE               | 33       | 24       | I   | Chip enable; connection to ground forces a reset.                                                                                                                                                                                                                                                                                                                                     |  |  |
| V <sub>DD4</sub> | 34       | 25       | Р   | Positive digital supply voltage 4 (+5 V).                                                                                                                                                                                                                                                                                                                                             |  |  |
| V <sub>SS4</sub> | 35       | 26       | GND | Digital ground for positive supply voltage 4.                                                                                                                                                                                                                                                                                                                                         |  |  |
| n.c.             | 36       | _        | _   | Not connected.                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| n.c.             | 37       | _        | _   | Not connected.                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| HS               | 38       | 27       | 0   | Horizontal sync output signal (programmable); the positions of the positive and negative slopes are programmable in 8 LLC increments over a complete line (equals 64 $\mu$ s) via I <sup>2</sup> C-bus bytes HSB and HSS. Fine position adjustment in 2 LLC increments can be performed via I <sup>2</sup> C-bits HDEL1 and HDEL0.                                                    |  |  |
| RTS1             | 39       | 28       | 0   | Two functions output; controlled by I <sup>2</sup> C-bit RTSE1.<br>RTSE1 = 0: PAL line identifier (LOW = PAL line); indicates the<br>inverted and non-inverted R – Y component for PAL signals.<br>RTSE1 = 1: H-PLL locked indicator; a high state indicates that the<br>internal horizontal PLL has locked.                                                                          |  |  |
| RTS0             | 40       | 29       | 0   | Two functions output; controlled by I <sup>2</sup> C-bit RTSE0.<br>RTSE0 = 0: odd/even field identification (HIGH = odd field).<br>RTSE0 = 1: vertical locked indicator; a HIGH state indicates that the internal VNL has locked.                                                                                                                                                     |  |  |
| VS               | 41       | 30       | 0   | Vertical sync output signal (enabled via I <sup>2</sup> C-bit OEHV); this signal indicates the vertical sync with respect to the YUV output. The HIGH period of this signal is approximately six lines if the vertical noise limiter (VNL) function is active. The positive slope contains the phase information for a deflection controller.                                         |  |  |
| HREF             | 42       | 31       | 0   | Horizontal reference output signal (enabled via I <sup>2</sup> C-bit OEHV); this signal is used to indicate data on the digital YUV bus. The positive slope marks the beginning of a new active line. The HIGH period of HREF is 720 Y samples long. HREF can be used to synchronize data multiplexer/demultiplexers. HREF is also present during the vertical blanking interval.     |  |  |
| V <sub>SS3</sub> | 43       | 32       | GND | Digital ground for positive supply voltage 3.                                                                                                                                                                                                                                                                                                                                         |  |  |
| V <sub>DD3</sub> | 44       | 33       | Р   | Positive digital supply voltage 3 (+5 V).                                                                                                                                                                                                                                                                                                                                             |  |  |
| VPO (15 to 10)   | 45 to 50 | 34 to 39 | 0   | Digital VPO-bus (Video Port Out) output signal; higher bits of the 16-bit YUV-bus or the 16-bit RGB-bus output signal. The output data rate, the format and multiplexing scheme of the VPO-bus are controlled via I <sup>2</sup> C-bits OFTS0 and OFTS1. With I <sup>2</sup> C-bit VIPB = 1 the six MSBs of the digitized input signal (AD1 [7 to 2]) are connected to these outputs. |  |  |
| V <sub>SS2</sub> | 51       | 40       | GND | Digital ground for positive supply voltage 2.                                                                                                                                                                                                                                                                                                                                         |  |  |
| V <sub>DD2</sub> | 52       | 41       | Р   | Positive digital supply voltage 2 (+5 V).                                                                                                                                                                                                                                                                                                                                             |  |  |

SAA7111

| CYMDOL           | PINS     |          | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                          |
|------------------|----------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYMBOL           | PLCC68   | QFP64    |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                          |
| VPO (9 to 0)     | 53 to 62 | 42 to 51 | 0   | Digital VPO-bus output signal; lower bits of the 16-bit YUV-bus or the 16-bit RGB-bus output signal. The output data rate, the format and multiplexing schema of the VPO-bus are controlled via $l^2$ C-bits OFTS0 and OFTS1. With $l^2$ C-bit VIPB = 1 the digitized input signals (AD1 [1 and 0] and AD2 [7 to 0]) are connected to these outputs. |
| FEI              | 63       | 52       | I   | Fast enable input signal (active LOW); this signal is used to control fast switching on the digital YUV-bus. A HIGH at this input forces the IC to set its Y and UV outputs to the high impedance state; note 4.                                                                                                                                     |
| GPSW             | 64       | 53       | 0   | General purpose switch output; the state of this signal is set via I <sup>2</sup> C-bus control and the levels are TTL compatible.                                                                                                                                                                                                                   |
| XTAL             | 65       | 54       | 0   | Second output terminal of crystal oscillator; not connected if external clock signal is used.                                                                                                                                                                                                                                                        |
| XTALI            | 66       | 55       | I   | Input terminal for 24.576 MHz crystal oscillator or connection of external oscillator with CMOS compatible square wave clock signal.                                                                                                                                                                                                                 |
| V <sub>SS1</sub> | 67       | 56       | GND | Digital ground for positive supply voltage 1.                                                                                                                                                                                                                                                                                                        |
| V <sub>DD1</sub> | 68       | 57       | Р   | Positive digital supply voltage 1 (+5 V).                                                                                                                                                                                                                                                                                                            |

#### Notes

- 1. For board design without boundary scan implementation (pin compatibility with the SAA7110) connect the TRST pin to ground.
- 2. This pin provides easy initialization of BST circuit. TRST can be used to force the TAP (Test Access Port) controller to the Test-Logic-Reset state (normal operation) at once.
- 3. In accordance with the *IEEE1149.1* standard the pads TCK, TDI, TMS and TRST are input pads with an internal pull-up transistor and TDO a 3-state output pad.
- 4. All pin names that carry an 'overscore' have been renamed due to Philips pin name conventions. In previous data sheet versions these pins were marked by the suffix 'N', e.g. TRST = TRSTN.





## 8 FUNCTIONAL DESCRIPTION

#### 8.1 Analog input processing

The SAA7111 offers four analog signal inputs, two analog main channels with clamp circuit, analog amplifier, anti-alias filter and video CMOS ADC (see Fig.6).

#### 8.2 Analog control circuits

The anti-alias filters are adapted to the line-locked clock frequency with help from a filter control. During the vertical blanking, time gain and clamping control are frozen.

#### 8.2.1 CLAMPING

The clamp control circuit controls the correct clamping of the analog input signals. The coupling capacitor is also used to store and filter the clamping voltage. An internal digital clamp comparator generates the information with respect to clamp-up or clamp-down. The clamping levels for the two ADC channels are fixed for luminance (60) and chrominance (128). Clamping time in normal use is set with the HCL pulse at the back porch of the video signal.



#### 8.2.2 GAIN CONTROL

Signal (white) peak control limits the gain at signal overshoots. The flow charts (see Figs 10 and 11) show more details of the AGC. The influence of supply voltage variation within the specified range is automatically eliminated by clamp and automatic gain control.

The gain control circuit receives (via the I<sup>2</sup>C-bus) the static gain levels for the two analog amplifiers or controls one of these amplifiers automatically via a built-in automatic gain

control (AGC) as part of the Analog Input Control (AICO). The AGC (automatic gain control for luminance) is used to amplify a CVBS or Y signal to the required signal amplitude, matched to the ADCs input voltage range. The AGC active time is the sync bottom of the video signal.



#### 8.3 Chrominance processing

The 8-bit chrominance signal is fed to the multiplication inputs of a quadrature demodulator, where two subcarrier signals from the local oscillator DTO1 are applied (0 and 90° phase relationship to the demodulator axis). The frequency is dependent on the present colour standard. The output signals of the multipliers are low-pass filtered (four programmable characteristics) to achieve the desired bandwidth for the colour difference signals.

The colour difference signals are fed to the Brightness/Contrast/Saturation block (BCS), which includes the following five functions;

- 1. AGC (automatic gain control for chrominance)
- Chroma amplitude matching [different gain factors for (R–Y) and (B–Y) to achieve CCIR-601 levels Cr and Cb]
- 3. Chroma saturation control
- 4. Luminance contrast and brightness
- 5. Limiting YUV to the values 1 (min.) and 254 (max.) to fulfil CCIR-601 requirements.

The burst processing block provides the feedback loop of the chroma PLL and contains;

Burst gate accumulator

Colour identification and killer

Comparison nominal/actual burst amplitude

Loop filter chroma gain control

Loop filter chroma PLL

PAL sequence generation

Increment generation for DTO1 with divider to generate stable subcarrier for non-standard signals.

The chroma comb filter block eliminates crosstalk between the chrominance channels in accordance with the PAL standard requirements. For NTSC colour standards the chroma comb filter can be used to eliminate crosstalk from luminance to chrominance (cross-colour) for vertical structures. The comb filter can be switched off if desired.

The resulting signals are fed to the variable Y-delay compensation, RGB matrix, dithering circuit and output interface, which contains the VPO output formatter and the output control logic (see Fig.7).

#### 8.4 Luminance processing

The 8-bit luminance signal, a digital CVBS format or a luminance format (S-VHS, HI8), is fed through a switchable prefilter. High frequency components are emphasized to compensate for loss. The following chrominance trap filter ( $f_0 = 4.43$  or 3.58 MHz centre frequency selectable) eliminates most of the colour carrier signal, therefore, it must be bypassed for S-video (S-VHS, HI8) signals.

The high frequency components of the luminance signal can be peaked (control for sharpness improvement via I<sup>2</sup>C-bus) in two band-pass filters with selectable transfer characteristic. This signal is then added to the original (unpeaked) signal. A switchable amplifier achieves common DC amplification, because the DC gains are different in both chrominance trap modes. The improved luminance signal is fed to the BCS control located in the chrominance processing block (see Fig.8).

#### 8.5 RGB matrix

Y, Cr and Cb-data are converted after interpolation into RGB data in accordance with CCIR-601 recommendation. The realized matrix equations consider the digital quantization:

R = Y + 1.371 Cr

G = Y - 0.336 Cb - 0.698 Cr

B = Y + 1.732 Cb.

After dithering (noise shaping) the RGB data is fed to the output interface within the VPO-bus output formatter.

## 8.6 VPO-bus (digital outputs)

The 16-bit VPO-bus transfers digital data from the output interfaces to a feature box or a field memory, a digital colour space converter (SAA7192 DCSC), a video enhancement and digital-to-analog processor (SAA7165 VEDA2) or a colour graphics board (Targa-format) as a graphical user interface.

The output data formats are controlled via the  $l^2$ C-bus bits OFTS0, OFTS1 and RGB888. Timing for the data stream formats, 411 YUV (12-bit), 422 YUV (16-bit), 565 RGB (16-bit) and 888 RGB (24-bit) with an LLC2 data rate, is achieved by marking each second positive rising edge of the clock LLC in conjunction with CREF (clock reference) (except RGB 888, see special application in Fig.27). The higher output signals VPO15 to VPO8 in the YUV format perform the digital luminance signal. The lower output signals VPO7 to VPO0 in the YUV format are the bits of the multiplexed colour difference signals (B–Y) and (R–Y). The arrangement of the RGB 565 and RGB 888 data stream bits on the VPO-bus is given in Table 5.

The data stream format 422 YUV (the 8 higher output signals VPO15 to VPO8) in LLC data rate fulfils the CCIR-656 standard with its own timing reference code at the start and end of each video data block.

A pixel in the format tables is the time required to transfer a full set of samples. In the event of a 4:2:2 format two luminance samples are transmitted in comparison to one (B–Y) and one (R–Y) sample within a pixel. The time frames are controlled by the HREF signal.

Fast enable is achieved by setting input  $\overline{\text{FEI}}$  to LOW. The signal is used to control fast switching on the digital VPO-bus. HIGH on this pin forces the YUV outputs to a high-impedance state (see Figs 15 and 17).

The digitized analog PAL or NTSC signals AD1 (7 to 0) and AD2 (7 to 0) are connected directly to the VPO-bus via  $I^2C$ -bit VIPB = 1.

AD1 (7 to 0)  $\rightarrow$  VPO (15 to 8) and AD2 (7 to 0)  $\rightarrow$  VPO (7 to 0)

The selection of the analog input channels are controlled via l<sup>2</sup>C-bus subaddress 02 MODE select.

#### 8.7 Synchronization

The prefiltered luminance signal is fed to the synchronization stage. Its bandwidth is reduced to 1 MHz in a low-pass filter. The sync pulses are sliced and fed to the phase detectors where they are compared with the sub-divided clock frequency. The resulting output signal is applied to the loop filter to accumulate all phase deviations. Internal signals (e.g. HCL and HSY) are generated in accordance with analog front-end requirements. The output signals HS, VS, and PLIN are locked to the timing reference, guaranteed between the input signal and the HREF signal, as further improvements to the circuit may change the total processing delay. It is therefore not recommended to use them for applications which require absolute timing accuracy on the input signals. The loop filter signal drives an oscillator to generate the line frequency control signal LFCO (see Fig.8).

#### 8.8 Clock generation circuit

The internal CGC generates all clock signals required for the video input processor. The internal signal LFCO is a digital-to-analog converted signal provided by the horizontal PLL. It is the multiple of the line frequency (6.75 MHz =  $432 \times f_h$ ). Internally the LFCO signal is multiplied by a factor of 2 or 4 in the PLL circuit (including phase detector, loop filtering, VCO and frequency divider) to obtain the LLC and LLC2 output clock signals. The rectangular output clocks have a 50% duty factor (see Fig.22).

#### 8.9 Power-on reset and CE input

A missing clock, insufficient digital or analog  $V_{DDA0}$  supply voltages (below 3.5 V) will initiate the reset sequence; all outputs are forced to 3-state. The indicator output  $\overline{RES}$  is LOW for approximately 128 LLC after the internal reset and can be applied to reset other circuits of the digital TV system.

It is possible to force a reset by pulling the CE (chip enable) to ground. After the rising edge of CE and sufficient power supply voltage, the outputs LLC, LLC2, CREF, RTCO, RTS0, RTS1, GPSW and SDA return from 3-state to active, while HREF, VREF, HS and VS remain in 3-state and have to be activated via I<sup>2</sup>C-bus programming (see Table 4).

## 8.10 RTCO output

The real time control and status output signal contains serial information about the actual system clock (increment of the HPLL), subcarrier frequency [increment and phase (via reset) of the FSC-PLL] and PAL sequence bit. The signal can be used for various applications in external circuits, e.g. in a digital encoder to achieve clean encoding (see Fig.16).

## 8.11 The Line-21 text slicer

The text slicer block detects and acquires Line-21 closed captioning data from a 525-line CVBS signal. Extended data services on Line-21 Field 2 are also supported. If valid data is detected the two data bytes are stored in two I<sup>2</sup>C-bus registers. A parity check is also performed and the result is stored in the MSB of the corresponding byte. A third I<sup>2</sup>C-bus register is provided for data valid and data ready flags. The two bits F1VAL and F2VAL indicate that the input signal carries valid Closed Captioning data on the corresponding fields. The data ready bits F1RDY and F2RDY have to be evaluated if asynchronous I<sup>2</sup>C-bus reading is used.

8.11.1 SUGGESTIONS FOR I<sup>2</sup>C-BUS INTERFACE OF THE DISPLAY SOFTWARE READING LINE-21 DATA

There are two methods by which the software can acquire the data;

- Synchronous reading once per frame (or once per field): It can use either the rising edge (Line-21 Field 1) or both edges (Line-21 Field 1 or 2) of the ODD signal (pin RTSO) to initiate an I<sup>2</sup>C-bus read transfer of the three registers 1A, 1B and 1C
- Asynchronous reading: It can poll either the F1RDY bit (Line-21 Field 1) or both F1RDY/F2RDY bits (Line-21 Field 1 or 2). After valid data has been read the corresponding F\*RDY bit is set to LOW until new data has arrived. The polling frequency has to be slightly higher than the frame or field frequency, respectively.



Product specification

# Video Input Processor (VIP)

SAA7111



1998 May 15

\_

14 4

Philips Semiconductors

Product specification







\_

<u>ъ</u>







SAA7111



1998 May 15

16

## SAA7111

## 9 GAIN CHARTS





SAA7111

## **10 LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                 | PARAMETER                                                             | CONDITIONS | MIN.  | MAX.  | UNIT |
|------------------------|-----------------------------------------------------------------------|------------|-------|-------|------|
| V <sub>DDD</sub>       | digital supply voltage                                                |            | -0.5  | +6.5  | V    |
| V <sub>DDA</sub>       | analog supply voltage                                                 |            | -0.5  | +6.5  | V    |
| V <sub>diff</sub>      | voltage difference between $V_{\text{SSAall}}$ and $V_{\text{SSall}}$ |            | _     | 100   | mV   |
| T <sub>stg</sub>       | storage temperature                                                   |            | -65   | +150  | °C   |
| T <sub>amb</sub>       | operating ambient temperature                                         |            | 0     | 70    | °C   |
| T <sub>amb(bias)</sub> | operating ambient temperature under bias                              |            | -10   | +80   | °C   |
| V <sub>ESD</sub>       | electrostatic discharge all pins                                      | note 1     | -2000 | +2000 | V    |

#### Note

1. Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor.

## **11 CHARACTERISTICS**

 $V_{DDD}$  = 4.5 to 5.5 V;  $V_{DDA}$  = 4.75 to 5.25 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL              | PARAMETER                                                         | CONDITIONS                            | MIN. | TYP. | MAX. | UNIT |
|---------------------|-------------------------------------------------------------------|---------------------------------------|------|------|------|------|
| Supplies            |                                                                   |                                       | ·    |      | ·    | ·    |
| V <sub>DDD</sub>    | digital supply voltage                                            |                                       | 4.5  | 5.0  | 5.5  | V    |
| I <sub>DDD</sub>    | digital supply current                                            |                                       | 100  | 130  | 160  | mA   |
| PD                  | digital power                                                     |                                       | 0.45 | 0.65 | 0.88 | W    |
| V <sub>DDA</sub>    | analog supply voltage                                             |                                       | 4.75 | 5.0  | 5.25 | V    |
| I <sub>DDA</sub>    | analog supply current                                             |                                       | 60   | 70   | 80   | mA   |
| P <sub>A</sub>      | analog power                                                      |                                       | 0.32 | 0.35 | 0.38 | W    |
| P <sub>A+D</sub>    | analog and digital power                                          |                                       | 0.77 | 1.0  | 1.26 | W    |
| Analog par          | t                                                                 |                                       |      | ·    | ·    | ·    |
| I <sub>clamp</sub>  | clamping current                                                  | V <sub>I</sub> = 1.25 V DC            | _    | 2    | -    | μA   |
| V <sub>i(p-p)</sub> | input voltage (peak-to-peak value), AC coupling required          | coupling<br>capacitor = 10 nF; note 1 | 0.55 | 1.0  | 1.5  | V    |
| Z <sub>i</sub>      | input impedance                                                   | clamping current off                  | 200  | _    | _    | kΩ   |
| Ci                  | input capacitance                                                 |                                       | _    | _    | 10   | pF   |
| $\alpha_{cs}$       | channel crosstalk                                                 | f <sub>i</sub> = 5 MHz                | _    | -50  | -    | dB   |
| Analog-to-o         | ligital converters                                                |                                       |      |      | •    | •    |
| В                   | bandwidth                                                         | at –3 dB                              | -    | 15   | -    | MHz  |
| ∮diff               | differential phase (amplifier<br>plus anti-alias filter = bypass) |                                       | -    | 2    | -    | deg  |
| G <sub>diff</sub>   | differential gain (amplifier plus<br>anti-alias filter = bypass)  |                                       | -    | 2    | -    | %    |
| f <sub>ADC</sub>    | ADC clock frequency                                               |                                       | 11   | -    | 16   | MHz  |
| DLE                 | DC differential linearity error                                   |                                       | _    | 0.5  | -    | LSB  |
| ILE                 | DC integral linearity error                                       |                                       | _    | 1    | _    | LSB  |

| SYMBOL                 | PARAMETER                                    | CONDITIONS                           | MIN.                | TYP. | MAX.                   | UNIT |
|------------------------|----------------------------------------------|--------------------------------------|---------------------|------|------------------------|------|
| Digital inpu           | its                                          | 1                                    |                     |      | -                      | 1    |
| V <sub>IL</sub>        | LOW-level input voltage pins<br>SDA and SCL  |                                      | -0.5                | _    | +1.5                   | V    |
| V <sub>IH</sub>        | HIGH-level input voltage pins SDA and SCL    |                                      | 0.7V <sub>DDD</sub> | -    | V <sub>DDD</sub> + 0.5 | V    |
| V <sub>IL(xtall)</sub> | LOW-level CMOS input voltage pin XTALI       |                                      | -                   | -    | 0.3V <sub>DDD</sub>    | V    |
| V <sub>IH(xtall)</sub> | HIGH-level CMOS input voltage pin XTALI      |                                      | 0.7V <sub>DDD</sub> | -    | -                      | V    |
| V <sub>ILn</sub>       | LOW-level input voltage all other inputs     |                                      | -0.5                | -    | +0.8                   | V    |
| V <sub>IHn</sub>       | HIGH-level input voltage all other inputs    |                                      | 2.0                 | -    | V <sub>DDD</sub> + 0.5 | V    |
| ILI                    | input leakage current                        |                                      | _                   | _    | 1                      | μA   |
| C <sub>i(I/O)</sub>    | input capacitance                            | inputs and outputs at high-impedance | -                   | -    | 8                      | pF   |
| C <sub>i(n)</sub>      | input capacitance all other inputs           |                                      | -                   | -    | 8                      | pF   |
| Digital outp           | outs                                         |                                      |                     |      |                        | •    |
| V <sub>OL</sub>        | LOW-level output voltage pins<br>SDA and SCL | SDA/SCL at 3 mA sink current         | -                   | -    | 0.4                    | V    |
| V <sub>OL</sub>        | LOW-level output voltage                     | note 2                               | 0                   | -    | 0.6                    | V    |
| V <sub>OH</sub>        | HIGH-level output voltage                    | note 2                               | 2.4                 | _    | V <sub>DDD</sub>       | V    |
| V <sub>OL(clk)</sub>   | LOW-level output voltage for clocks          |                                      | -0.5                | -    | +0.6                   | V    |
| V <sub>OH(clk)</sub>   | HIGH-level output voltage for<br>clocks      |                                      | 2.6                 | -    | V <sub>DDD</sub> + 0.5 | V    |
| FEI input ti           | ming                                         |                                      |                     |      | ·                      | -    |
| t <sub>SU;DAT</sub>    | input data set-up time                       |                                      | 13                  | _    | _                      | ns   |
| t <sub>HD;DAT</sub>    | input data hold time                         |                                      | 3                   | -    | -                      | ns   |
| Data and c             | ontrol output timing                         |                                      |                     |      |                        |      |
| CL                     | output load capacitance                      |                                      | 15                  | _    | 50                     | pF   |
| t <sub>OHD;DAT</sub>   | output hold time                             | C <sub>L</sub> = 15 pF               | 5                   | -    | -                      | ns   |
| t <sub>PD</sub>        | propagation delay                            | C <sub>L</sub> = 40 pF               | _                   | -    | 21                     | ns   |
| t <sub>PDZ</sub>       | propagation delay to 3-state                 |                                      | _                   | _    | 21                     | ns   |

| SYMBOL                    | PARAMETER                                                    | CONDITIONS                                  | MIN. | TYP.    | MAX. | UNIT |
|---------------------------|--------------------------------------------------------------|---------------------------------------------|------|---------|------|------|
| Clock outp                | ut timing (LLC and LLC2)                                     | I                                           |      |         | 1    |      |
| C <sub>L(LLC)</sub>       | output load capacitance                                      |                                             | 15   | -       | 40   | pF   |
| T <sub>cy</sub>           | cycle time                                                   | LLC                                         | 35   | -       | 39   | ns   |
|                           |                                                              | LLC2                                        | 70   | _       | 78   | ns   |
| δLLC                      | duty factors for $t_{LLCH}/t_{LLC}$ and $t_{LLC2H}/t_{LLC2}$ | C <sub>L</sub> = 40 pF                      | 40   | -       | 60   | %    |
| t <sub>r</sub>            | rise time                                                    | V <sub>i</sub> = 0.6 to 2.6 V               | -    | _       | 5    | ns   |
| t <sub>f</sub>            | fall time                                                    | V <sub>i</sub> = 2.6 to 0.6 V               | -    | _       | 5    | ns   |
| t <sub>dLLC2</sub>        | delay time LLC output to LLC2 output                         | V <sub>i</sub> = 1.5 V;<br>LLC/LLC2 = 40 pF | -1   | -       | +1   | ns   |
| Data qualif               | er output timing (CREF)                                      |                                             |      | •       |      |      |
| t <sub>OHD;CREF</sub>     | output hold time                                             | C <sub>L</sub> = 15 pF                      | 4    | _       | -    | ns   |
| t <sub>PD;CREF</sub>      | propagation delay from<br>positive edge of LLC               | C <sub>L</sub> = 40 pF                      | -    | -       | 20   | ns   |
| Clock input               | t timing (XTALI)                                             |                                             |      |         |      |      |
| δXTALI                    | duty factor for t <sub>XTALIH</sub> /t <sub>XTALI</sub>      | nominal frequency                           | 40   | -       | 60   | %    |
| Horizontal                | PLL                                                          | •                                           | •    | •       | •    |      |
| f <sub>Hn</sub>           | nominal line frequency                                       | 50 Hz field                                 | -    | 15625   | -    | Hz   |
|                           |                                                              | 60 Hz field                                 | -    | 15734   | -    | Hz   |
| $\Delta f_H/f_{Hn}$       | permissible static deviation                                 |                                             | -    | _       | 5.7  | %    |
| Subcarrier                | PLL                                                          |                                             | •    |         |      | ·    |
| f <sub>SCn</sub>          | nominal subcarrier frequency                                 | PAL BGHI and NTSC 443                       | -    | 4433619 | -    | Hz   |
|                           |                                                              | NTSC M                                      | -    | 3579545 | -    | Hz   |
|                           |                                                              | PAL M                                       | -    | 3575612 | -    | Hz   |
|                           |                                                              | PAL N                                       | -    | 3582056 | -    | Hz   |
| $\Delta f_{SCH}/f_{SCHn}$ | lock-in range                                                |                                             | ±400 | _       | -    | Hz   |

# SAA7111

| SYMBOL             | PARAMETER                                                      | CONDITIONS   | MIN. | TYP.     | MAX. | UNIT             |
|--------------------|----------------------------------------------------------------|--------------|------|----------|------|------------------|
| Crystal osc        | illator                                                        | ·            | •    |          |      | -                |
| f <sub>n</sub>     | nominal frequency                                              | 3rd harmonic | _    | 24.576   | _    | MHz              |
| $\Delta f/f_n$     | permissible nominal<br>frequency deviation                     |              | -    | -        | ±50  | 10 <sup>-6</sup> |
| $\Delta f/f_n(T)$  | permissible nominal<br>frequency deviation with<br>temperature |              | -    | -        | ±20  | 10 <sup>-6</sup> |
| CRYSTAL SPE        | ECIFICATION (X1)                                               | •            |      |          |      |                  |
| T <sub>ambX1</sub> | operating ambient<br>temperature                               |              | 0    | -        | 70   | °C               |
| CL                 | load capacitance                                               |              | 8    | _        | -    | pF               |
| R <sub>s</sub>     | series resonance resistor                                      |              | -    | 40       | 80   | Ω                |
| C <sub>1</sub>     | motional capacitance                                           |              | -    | 1.5 ±20% | -    | fF               |
| C <sub>0</sub>     | parallel capacitance                                           |              | _    | 3.5 ±20% | _    | pF               |

## Notes

- 1. The levels must be measured with load circuits; 1.2 k $\Omega$  at 3 V (TTL load); CL = 50 pF.
- The effects of rise and fall times are included in the calculation of t<sub>OHD;DAT</sub>, t<sub>PD</sub> and t<sub>PDZ</sub>. Timings and levels refer to drawings and conditions illustrated in Figs 12 and 13.

#### Table 1Processing delay

| FUNCTION                                  | TYPICAL ANALOG DELAY<br>AI22 -> ADCIN (AOUT) (ns) | DIGITAL DELAY<br>ADCIN $\rightarrow$ VPO (LLC-CLOCKS)<br>[YDEL(2 to 0) = 000] |  |  |
|-------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|--|--|
| Without amplifier or anti-alias filter    | 14                                                |                                                                               |  |  |
| With amplifier, without anti-alias filter | 30                                                | 139                                                                           |  |  |
| With amplifier plus anti-alias filter     | 72                                                |                                                                               |  |  |

# SAA7111

## **12 TIMING DIAGRAMS**















SAA7111

# Video Input Processor (VIP)



SAA7111

## Video Input Processor (VIP)





| OEYC | FEI | VPO                    |                        |                       |  |  |  |
|------|-----|------------------------|------------------------|-----------------------|--|--|--|
| OEIC | FEI | 15 to 0 <sup>(1)</sup> | 15 to 8 <sup>(2)</sup> | 7 to 0 <sup>(2)</sup> |  |  |  |
| 0    | 0   | Z                      | Z                      | Z                     |  |  |  |
| 1    | 0   | active                 | active                 | Z                     |  |  |  |
| 0    | 1   | Z                      | Z                      | Z                     |  |  |  |
| 1    | 1   | Z                      | active                 | Z                     |  |  |  |

## Table 2 Digital output control

#### Notes

- 1. OFTS(1:0) = 10 or 01 or 00.
- 2. OFTS(1:0) = 11.

#### 13 CLOCK SYSTEM

#### 13.1 Clock generation circuit

The internal CGC generates the system clocks LLC, LLC2 and the clock reference signal CREF. The internal generated LFCO (triangular waveform) is multiplied by 2 or 4 via the analog PLL (including phase detector, loop filter, VCO and frequency divider). The rectangular output signals have a 50% duty factor.



#### Table 3 Clock frequencies

| CLOCK | FREQUENCY (MHz) |
|-------|-----------------|
| XTAL  | 24.576          |
| LLC   | 27              |
| LLC2  | 13.5            |
| LLC4  | 6.75            |
| LLC8  | 3.375           |

SAA7111

#### 13.2 Power-on control

Power-on reset is activated at power-on, chip enable, PLL clock generation failure and if the supply voltage falls below 3.5 V. The RES signal can be applied to reset other circuits of the digital picture processing system.



SAA7111

## Table 4 Power-on control sequence

| INTERNAL POWER-ON<br>CONTROL SEQUENCE      | PIN OUTPUT STATUS                                                                                                                             | FUNCTION                                                                                 |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Directly after power-on asynchronous reset | VPO15 to VPO0, RTCO, RTS0, RTS1,<br>GPSW, HREF, VREF, HS, VS, LLC, LLC2<br>and CREF are in high-impedance state                               | direct switching to high impedance for 20 to 200 ms                                      |
| Synchronous reset<br>sequence              | LLC, LLC2, CREF, RTCO, RTS0, RTS1,<br>GPSW and SDA become active;<br>VPO15 to VPO0, HREF, VREF, HS and VS<br>are held in high-impedance state | internal reset sequence                                                                  |
| Status after power-on<br>control sequence  | VPO15 to VPO0, HREF, VREF, HS and VS are held in high-impedance state                                                                         | after power-on (reset sequence) a complete I <sup>2</sup> C-bus transmission is required |

## **14 OUTPUT FORMATS**

#### Table 5Output formats

| BUS SIGNAL           | 4               | 411 (1          | 2-BIT           | )               | 422 (16         | 6-BIT) <sup>(1)</sup> | CCIR-656 (8-BIT) <sup>(2)</sup> |                 |                 | <b>T)</b> <sup>(2)</sup> | RGB (16-BIT) <sup>(3)</sup> | RGB (24-BIT) <sup>(3)</sup> |        |
|----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|---------------------------------|-----------------|-----------------|--------------------------|-----------------------------|-----------------------------|--------|
| VPO15                | Y <sub>07</sub> | Y <sub>17</sub> | Y <sub>27</sub> | Y <sub>37</sub> | Y <sub>07</sub> | Y <sub>17</sub>       | U <sub>07</sub>                 | Y <sub>07</sub> | V <sub>07</sub> | Y <sub>17</sub>          | R4                          | R7                          | R7     |
| VPO14                | Y <sub>06</sub> | Y <sub>16</sub> | Y <sub>26</sub> | Y <sub>36</sub> | Y <sub>06</sub> | Y <sub>16</sub>       | U <sub>06</sub>                 | Y <sub>06</sub> | V <sub>06</sub> | Y <sub>16</sub>          | R3                          | R6                          | R6     |
| VPO13                | Y <sub>05</sub> | Y <sub>15</sub> | Y <sub>25</sub> | Y <sub>35</sub> | Y <sub>05</sub> | Y <sub>15</sub>       | U <sub>05</sub>                 | Y <sub>05</sub> | V <sub>05</sub> | Y <sub>15</sub>          | R2                          | R5                          | R5     |
| VPO12                | Y <sub>04</sub> | Y <sub>14</sub> | Y <sub>24</sub> | Y <sub>34</sub> | Y <sub>04</sub> | Y <sub>14</sub>       | U <sub>04</sub>                 | Y <sub>04</sub> | V <sub>04</sub> | Y <sub>14</sub>          | R1                          | R4                          | R4     |
| VPO11                | Y <sub>03</sub> | Y <sub>13</sub> | Y <sub>23</sub> | Y <sub>33</sub> | Y <sub>03</sub> | Y <sub>13</sub>       | U <sub>03</sub>                 | Y <sub>03</sub> | V <sub>03</sub> | Y <sub>13</sub>          | R0                          | R3                          | R3     |
| VPO10                | Y <sub>02</sub> | Y <sub>12</sub> | Y <sub>22</sub> | Y <sub>32</sub> | Y <sub>02</sub> | Y <sub>12</sub>       | U <sub>02</sub>                 | Y <sub>02</sub> | V <sub>02</sub> | Y <sub>12</sub>          | G5                          | G7                          | G7     |
| VPO9                 | Y <sub>01</sub> | Y <sub>11</sub> | Y <sub>21</sub> | Y <sub>31</sub> | Y <sub>01</sub> | Y <sub>11</sub>       | U <sub>01</sub>                 | Y <sub>01</sub> | V <sub>01</sub> | Y <sub>11</sub>          | G4                          | G6                          | G6     |
| VPO8                 | Y <sub>00</sub> | Y <sub>10</sub> | Y <sub>20</sub> | Y <sub>30</sub> | Y <sub>00</sub> | Y <sub>10</sub>       | U <sub>00</sub>                 | Y <sub>00</sub> | V <sub>00</sub> | Y <sub>10</sub>          | G3                          | G5                          | G5     |
| VPO7                 | U <sub>07</sub> | U <sub>05</sub> | U <sub>03</sub> | U <sub>01</sub> | U <sub>07</sub> | V <sub>07</sub>       | Х                               | Х               | Х               | X                        | G2                          | G4                          | R2     |
| VPO6                 | U <sub>06</sub> | U <sub>04</sub> | U <sub>02</sub> | U <sub>00</sub> | U <sub>06</sub> | V <sub>06</sub>       | Х                               | Х               | Х               | X                        | G1                          | G3                          | R1     |
| VPO5                 | V <sub>07</sub> | V <sub>05</sub> | V <sub>03</sub> | V <sub>01</sub> | U <sub>05</sub> | V <sub>05</sub>       | Х                               | Х               | Х               | X                        | G0                          | G2                          | R0     |
| VPO4                 | V <sub>06</sub> | V <sub>04</sub> | V <sub>02</sub> | V <sub>00</sub> | U <sub>04</sub> | V <sub>04</sub>       | Х                               | Х               | Х               | X                        | B4                          | B7                          | G1     |
| VPO3                 | Х               | Х               | Х               | Х               | U <sub>03</sub> | V <sub>03</sub>       | Х                               | Х               | Х               | X                        | B3                          | B6                          | G0     |
| VPO2                 | Х               | X               | Х               | Х               | U <sub>02</sub> | V <sub>02</sub>       | Х                               | Х               | Х               | X                        | B2                          | B5                          | B2     |
| VPO1                 | Х               | Х               | Х               | Х               | U <sub>01</sub> | V <sub>01</sub>       | Х                               | Х               | Х               | X                        | B1                          | B4                          | B1     |
| VPO0                 | Х               | X               | Х               | Х               | U <sub>00</sub> | V <sub>00</sub>       | Х                               | Х               | Х               | X                        | B0                          | B3                          | B0     |
| Pixel order Y        | 0               | 1               | 2               | 3               | 0               | 1                     | (                               | )               |                 | 1                        | -                           | note 4                      | note 5 |
| Pixel order UV       |                 | (               | )               |                 | 0               |                       | 0                               |                 | -               | -                        | _                           |                             |        |
| Data rates           |                 | LL              | LLC2            |                 | LLC2            |                       | LLC                             |                 |                 |                          | LLC2                        | LL                          | _C     |
| I <sup>2</sup> C-bus | ous OFTS0 = 0   |                 |                 | OFTS0 = 1       |                 | OFTS0 = 1             |                                 |                 |                 | OFTS0 = 0                | OFTS                        | S0 = 0                      |        |
| control signals      |                 | OFTS            | 51 = 1          |                 | OFTS            | S1 = 0                |                                 | OFTS            | S1 = 1          |                          | OFTS1 = 0                   | OFTS1 = 0                   |        |
|                      | I               | RGB8            | 88 = X          | (               | RGB8            | 88 = X                |                                 | RGB8            | 88 = X          | <                        | RGB888 = 0                  | RGB8                        | 88 = 1 |

#### Notes

1. Values in accordance with CCIR-601.

- 2. Before and after the video data, video timing codes are inserted in accordance with CCIR-656.
- 3. Values not defined during HREF = LOW.
- 4. CREF = 0 (see Fig.14).
- 5. CREF = 1 (see Fig.14).





# SAA7111

## **15 APPLICATION INFORMATION**



Fig.26 Application diagram.

## SAA7111



## 15.1 Layout hints

Use separate ground planes for analog and digital ground. Connect these planes at one point directly under the device, by using a zero  $\Omega$  resistor. Use separate supply lines for analog and digital supply. Place the supply decoupling capacitors nearby the supply pins.

Place the coupling (clamp) capacitors close to the analog input pins. Place the termination resistors close to the coupling capacitors. Care should be exercised concerning the hidden layout capacitors around the crystal application. To avoid reflection effects use serial resistors in the clock, sync and data lines.

# SAA7111

## 16 I<sup>2</sup>C-BUS DESCRIPTION

## 16.1 I<sup>2</sup>C-bus format

## Table 6 Write procedure

| S     SLAVE ADDRESS W     ACK(s)     SUBADDRESS     ACK(s)     DATA (N BYTES)     ACK(s)     P |
|------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------|

## Table 7 Read procedure (combined format)

| S  | SLAVE ADDRESS W | ACK(s) | SUBADDRESS     | ACK(s) |   |
|----|-----------------|--------|----------------|--------|---|
| Sr | SLAVE ADDRESS R | ACK(s) | DATA (N BYTES) | ACK(m) | Ρ |

## Table 8Description of I2C-bus format

| CODE                     | DESCRIPTION                                                                         |                                                       |  |  |  |  |  |
|--------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|
| S                        | START condition                                                                     |                                                       |  |  |  |  |  |
| Sr                       | repeated START condition                                                            |                                                       |  |  |  |  |  |
| Slave address W          | 0100 1000b (IICSA = LOW) or 0100 1010b (IICSA = HIGH)                               |                                                       |  |  |  |  |  |
| Slave address R          | 0100 1001b (IICSA = LOW) or 0100 1011b (IICSA = HIGH)                               |                                                       |  |  |  |  |  |
| ACK(s)                   | acknowledge generated by the slave                                                  |                                                       |  |  |  |  |  |
| ACK(m)                   | acknowledge generated by the master                                                 |                                                       |  |  |  |  |  |
| Subaddress               | subaddress byte; see Table 9                                                        |                                                       |  |  |  |  |  |
| Data                     | data byte, see; note 1 and Table 9                                                  |                                                       |  |  |  |  |  |
| Р                        | STOP condition                                                                      |                                                       |  |  |  |  |  |
| X = LSB slave<br>address | read/write control bit; X = 0, order to write<br>(the circuit is slave transmitter) | (the circuit is slave receiver); X = 1, order to read |  |  |  |  |  |
| Slave address            | read = 49H or 4BH; note 2                                                           |                                                       |  |  |  |  |  |
|                          | write = 48H or 4AH                                                                  |                                                       |  |  |  |  |  |
|                          | IICSA = 0 or 1                                                                      |                                                       |  |  |  |  |  |
| Subaddress               | 00H chip version                                                                    | read and write; note 3                                |  |  |  |  |  |
|                          | 01H reserved                                                                        | -                                                     |  |  |  |  |  |
|                          | 02H to 05H front-end part                                                           | read and write                                        |  |  |  |  |  |
|                          | 06H to 12H decoder part                                                             | read and write                                        |  |  |  |  |  |
|                          | 13H to 19H reserved                                                                 | -                                                     |  |  |  |  |  |
|                          | 1AH to 1CH Line-21 text slicer part                                                 | read only                                             |  |  |  |  |  |
|                          | 1DH to 1EH reserved                                                                 | -                                                     |  |  |  |  |  |
|                          | 1FH status byte                                                                     | read only                                             |  |  |  |  |  |

#### Notes

- 1. If more than one byte DATA is transmitted then the auto-increment of the subaddress is performed.
- 2. During slave transmitter mode the SCL-LOW period may be extended by pulling SCL to LOW (in accordance with the I<sup>2</sup>C-bus specification).
- 3. The I<sup>2</sup>C-bus subaddress 00 has to be initialized with 0 before being read.
|                        | <u>``</u>     | RE     | AD     | WR     | ITE         |        | IICSA   |        |        |  |
|------------------------|---------------|--------|--------|--------|-------------|--------|---------|--------|--------|--|
| SLAVE ADDRES           | 5             | 49H ar | nd 4BH | 48H ar | 48H and 4AH |        | 0 and 1 |        |        |  |
| REGISTER<br>FUNCTION   | SUB-<br>ADDR. | D7     | D6     | D5     | D4          | D3     | D2      | D1     | D0     |  |
| Chip version           | 00            | ID07   | ID06   | ID05   | ID04        | ID03   | ID02    | ID01   | ID00   |  |
| Reserved               | 01            | (1)    | (1)    | (1)    | (1)         | (1)    | (1)     | (1)    | (1)    |  |
| Analog input control 1 | 02            | FUSE1  | FUSE0  | GUDL2  | GUDL1       | GUDL0  | MODE2   | MODE1  | MODE0  |  |
| Analog input control 2 | 03            | (1)    | HLNRS  | VBSL   | WPOFF       | HOLDG  | GAFIX   | GAI28  | GAI18  |  |
| Analog input control 3 | 04            | GAI17  | GAI16  | GAI15  | GAI14       | GAI13  | GAI12   | GAI11  | GAI10  |  |
| Analog input control 4 | 05            | GAI27  | GAI26  | GAI25  | GAI24       | GAI23  | GAI22   | GAI21  | GAI20  |  |
| Horizontal sync start  | 06            | HSB7   | HSB6   | HSB5   | HSB4        | HSB3   | HSB2    | HSB1   | HSB0   |  |
| Horizontal sync stop   | 07            | HSS7   | HSS6   | HSS5   | HSS4        | HSS3   | HSS2    | HSS1   | HSS0   |  |
| Sync control           | 08            | AUFD   | FSEL   | EXFIL  | (1)         | VTRC   | HPLL    | VNOI1  | VNOI0  |  |
| Luminance control      | 09            | BYPS   | PREF   | BPSS1  | BPSS0       | VBLB   | UPTCV   | APER1  | APER0  |  |
| Luminance brightness   | 0A            | BRIG7  | BRIG6  | BRIG5  | BRIG4       | BRIG3  | BRIG2   | BRIG1  | BRIG0  |  |
| Luminance contrast     | 0B            | CONT7  | CONT6  | CONT5  | CONT4       | CONT3  | CONT2   | CONT1  | CONT0  |  |
| Chroma saturation      | 0C            | SATN7  | SATN6  | SATN5  | SATN4       | SATN3  | SATN2   | SATN1  | SATN0  |  |
| Chroma Hue control     | 0D            | HUEC7  | HUEC6  | HUEC5  | HUEC4       | HUEC3  | HUEC2   | HUEC1  | HUEC0  |  |
| Chroma control         | 0E            | CDTO   | CM99   | CSTD1  | CSTD0       | DCCF   | FCTC    | CHBW1  | CHBW0  |  |
| Reserved               | 0F            | (1)    | (1)    | (1)    | (1)         | (1)    | (1)     | (1)    | (1)    |  |
| Format/delay control   | 10            | OFTS1  | OFTS0  | HDEL1  | HDEL0       | VRLN   | YDEL2   | YDEL1  | YDEL0  |  |
| Output control 1       | 11            | GPSW   | (1)    | FECO   | COMPO       | OEYC   | OEHV    | VIPB   | COLO   |  |
| Output control 2       | 12            | RTSE1  | RTSE0  | (1)    | CBR         | RGB888 | DIT     | AOSL1  | AOSL0  |  |
| Reserved               | 13-19         | (1)    | (1)    | (1)    | (1)         | (1)    | (1)     | (1)    | (1)    |  |
| Text slicer status     | 1A            | (1)    | (1)    | (1)    | (1)         | F2VAL  | F2RDY   | F1VAL  | F1RDY  |  |
| Decoded bytes of the   | 1B            | P1     | BYTE16 | BYTE15 | BYTE14      | BYTE13 | BYTE12  | BYTE11 | BYTE10 |  |
| text slicer            | 1C            | P2     | BYTE26 | BYTE25 | BYTE24      | BYTE23 | BYTE22  | BYTE21 | BYTE20 |  |
| Reserved               | 1D-1E         | (1)    | (1)    | (1)    | (1)         | (1)    | (1)     | (1)    | (1)    |  |
| Status byte            | 1F            | STTC   | HLCK   | FIDT   | GLIMT       | GLIMB  | WIPA    | SLTCA  | CODE   |  |

#### Table 9 I<sup>2</sup>C-bus receiver/transmitter overview

#### Note

1. All unused control bits must be programmed with 0.

#### 16.2 I<sup>2</sup>C-bus detail

The  $I^2$ C-bus receiver slave address is 48H/49H. Subaddresses 0F, 1D, 1E and 13 to 19 are reserved; subaddress 01 is reserved for chip version.

## SAA7111

#### 16.2.1 SUBADDRESS 00

#### Table 10Chip version SA 00, D7 to D0

| FUNCTION                                 | CONTROL BITS                               |      |      |      |      |      |      |      |  |  |  |
|------------------------------------------|--------------------------------------------|------|------|------|------|------|------|------|--|--|--|
| FUNCTION                                 | ID07                                       | ID06 | ID05 | ID04 | ID03 | ID02 | ID01 | ID00 |  |  |  |
| Chip version in read mode <sup>(1)</sup> | 0                                          | 0    | 0    | 0    | Х    | Х    | Х    | Х    |  |  |  |
|                                          | chip version number reserved for chip name |      |      |      |      |      | е    |      |  |  |  |

#### Note

#### 16.2.2 SUBADDRESS 02

| FUNCTION                                                            | CONTROL BITS D2 TO D0 |        |        |  |  |
|---------------------------------------------------------------------|-----------------------|--------|--------|--|--|
| FUNCTION                                                            | MODE 2                | MODE 1 | MODE 0 |  |  |
| Mode 0: CVBS (automatic gain)                                       | 0                     | 0      | 0      |  |  |
| Mode 1: CVBS (automatic gain)                                       | 0                     | 0      | 1      |  |  |
| Mode 2: CVBS (automatic gain)                                       | 0                     | 1      | 0      |  |  |
| Mode 3: CVBS (automatic gain)                                       | 0                     | 1      | 1      |  |  |
| Mode 4: Y (automatic gain) + C (gain channel 2 fixed to GAI2 level) | 1                     | 0      | 0      |  |  |
| Mode 5: Y (automatic gain) + C (gain channel 2 fixed to GAI2 level) | 1                     | 0      | 1      |  |  |
| Mode 6: Y (automatic gain) + C (gain channel 2 adapted to Y gain)   | 1                     | 1      | 0      |  |  |
| Mode 7: Y (automatic gain) + C (gain channel 2 adapted to Y gain)   | 1                     | 1      | 1      |  |  |

#### Note

1. For modes 0 to 3 use BYPS (SA 09, D7) = 0 (chrominance trap active) and for modes 4 to 7 use BYPS = 1 (chrominance trap bypassed).

#### Table 12 Analog control 1 SA 02, D5 to D3 (see Fig.11)

| DECIMAL VALUE | UPDATE HYSTERESIS FOR 9-BIT GAIN | CONTROL BITS D5 TO D3 |        |        |  |  |
|---------------|----------------------------------|-----------------------|--------|--------|--|--|
|               | OFDATE HTSTERESIS FOR 5-BIT GAIN | GUDL 2                | GUDL 1 | GUDL 0 |  |  |
| 0             | off                              | 0                     | 0      | 0      |  |  |
| 7             | ±7 LSB                           | 1                     | 1      | 1      |  |  |

#### Table 13 Analog control 1 SA 02, D7 and D6

| ANALOG FUNCTION SELECT FUSE               | CONTROL BITS D7 AND D6 |        |  |  |
|-------------------------------------------|------------------------|--------|--|--|
| ANALOG FUNCTION SELECT FUSE               | FUSE 1                 | FUSE 0 |  |  |
| Amplifier plus anti-alias filter bypassed | 0                      | 0      |  |  |
|                                           | 0                      | 1      |  |  |
| Amplifier active                          | 1                      | 0      |  |  |
| Amplifier plus anti-alias filter active   | 1                      | 1      |  |  |

<sup>1.</sup> The  $l^2C$ -bus subaddress 00 has to be initialized with 0 prior to reading it.



## SAA7111

16.2.3 SUBADDRESS 03

Table 14 Analog control 2 (AICO2)

| FUNCTION                                          | BIT NAME | LOGIC LEVEL  | CONTROL BIT |
|---------------------------------------------------|----------|--------------|-------------|
| Static gain control channel 1 (GAI18)             | •        |              |             |
| Sign bit of gain control                          | GAI18    | see Table 15 | D0          |
| Static gain control channel 2 (GAI28)             |          |              |             |
| Sign bit of gain control                          | GAI28    | see Table 16 | D1          |
| Gain control fix (GAFIX)                          |          |              |             |
| Automatic gain controlled by MODE 1 and MODE 0    | GAFIX    | 0            | D2          |
| Gain control is user programmable via GAI1 + GAI2 | GAFIX    | 1            | D2          |
| Automatic gain control integration (HOLDG)        |          |              |             |
| AGC active                                        | HOLDG    | 0            | D3          |
| AGC integration hold (freeze)                     | HOLDG    | 1            | D3          |
| White peak off (WPOFF)                            |          |              |             |
| White peak control active                         | WPOFF    | 0            | D4          |
| White peak off                                    | WPOFF    | 1            | D4          |
| Vertical blanking select (VBSL)                   |          |              |             |
| Long vertical blanking                            | VBSL     | 0            | D5          |
| Short vertical blanking                           | VBSL     | 1            | D5          |
| HL not reference select (HLNRS)                   |          |              |             |
| Normal clamping by HL not                         | HLNRS    | 0            | D6          |
| Reference select by HL not                        | HLNRS    | 1            | D6          |

#### 16.2.4 SUBADDRESS 04

Table 15 Gain control analog (AIC03); static gain control channel 1 GAI1 SA 04, D7 to D0

| DECIMAL<br>VALUE | GAIN (dB) | SIGN<br>BIT | CONTROL BITS D7 TO D0 |       |       |       |       |       |       |       |
|------------------|-----------|-------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|
| VALUE            |           | GAI18       | GAI17                 | GAI16 | GAI15 | GAI14 | GAI13 | GAI12 | GAI11 | GAI10 |
| 0                | -5.98     | 0           | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 255              | 0         | 0           | 1                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |
| 256              | 0         | 1           | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 511              | 5.98      | 1           | 1                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

## SAA7111

#### 16.2.5 SUBADDRESS 05

#### Table 16 Gain control analog (AIC04); static gain control channel 2 GAI2 SA 05

| \DECIMAL<br>VALUE | GAIN<br>(dB) | SIGN BIT<br>(SA 03, D1) | CONTROL BITS D7 to D0 |       |       |       |       |       |       |       |  |
|-------------------|--------------|-------------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|--|
| VALUE             | (UD)         | GAI28                   | GAI27                 | GAI26 | GAI25 | GAI24 | GAI23 | GAI22 | GAI21 | GAI20 |  |
| 0                 | -5.98        | 0                       | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| 255               | 0            | 0                       | 1                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |
| 256               | 0            | 1                       | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| 511               | 5.98         | 1                       | 1                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |

#### 16.2.6 SUBADDRESS 06

#### Table 17 Horizontal sync begin SA 06, D7 to D0

| DELAY TIME          | CONTROL BITS D7 to D0 |                                                     |      |      |      |      |      |      |  |  |
|---------------------|-----------------------|-----------------------------------------------------|------|------|------|------|------|------|--|--|
| (STEP SIZE = 8/LLC) | HSB7                  | HSB6                                                | HSB5 | HSB4 | HSB3 | HSB2 | HSB1 | HSB0 |  |  |
| -128108             |                       | forbidden (outside available central counter range) |      |      |      |      |      |      |  |  |
| -107                | 1                     | 0                                                   | 0    | 1    | 0    | 1    | 0    | 1    |  |  |
| 108 (50 Hz)         | 0                     | 1                                                   | 1    | 0    | 1    | 1    | 0    | 0    |  |  |
| 107 (60 Hz)         | 0                     | 1                                                   | 1    | 0    | 1    | 0    | 1    | 1    |  |  |
| 109127 (50 Hz)      |                       |                                                     |      |      |      |      |      |      |  |  |
| 108127 (60 Hz)      |                       | forbidden (outside available central counter range) |      |      |      |      |      |      |  |  |

#### 16.2.7 SUBADDRESS 07

 Table 18
 Horizontal sync stop SA 07

| DELAY TIME          | CONTROL BITS D7 to D0                               |                                                     |      |      |      |      |      |      |  |  |
|---------------------|-----------------------------------------------------|-----------------------------------------------------|------|------|------|------|------|------|--|--|
| (STEP SIZE = 8/LLC) | HSS7                                                | HSS6                                                | HSS5 | HSS4 | HSS3 | HSS2 | HSS1 | HSS0 |  |  |
| -128108             | forbidden (outside available central counter range) |                                                     |      |      |      |      |      |      |  |  |
| -107                | 1                                                   | 0                                                   | 0    | 1    | 0    | 1    | 0    | 1    |  |  |
| 108 (50 Hz)         | 0                                                   | 1                                                   | 1    | 0    | 1    | 1    | 0    | 0    |  |  |
| 107 (60 Hz)         | 0                                                   | 1                                                   | 1    | 0    | 1    | 0    | 1    | 1    |  |  |
| 109127 (50 Hz)      |                                                     |                                                     |      |      |      |      |      |      |  |  |
| 108127 (60 Hz)      |                                                     | forbidden (outside available central counter range) |      |      |      |      |      |      |  |  |

## SAA7111

#### 16.2.8 SUBADDRESS 08

Table 19 Sync control SA 08, D7 to D5, D3 to D0

| FUNCTION                                                   | BIT NAME | LOGIC LEVEL | CONTROL BIT |
|------------------------------------------------------------|----------|-------------|-------------|
| Vertical noise reduction (VNOI)                            |          | 1           |             |
| Normal mode                                                | VNOI1    | 0           | D1          |
|                                                            | VNOI0    | 0           | D0          |
| Searching mode                                             | VNOI1    | 0           | D1          |
|                                                            | VNOI0    | 1           | D0          |
| Free running mode                                          | VNOI1    | 1           | D1          |
|                                                            | VNOI0    | 0           | D0          |
| Vertical noise reduction bypassed                          | VNOI1    | 1           | D1          |
|                                                            | VNOI0    | 1           | D0          |
| Horizontal PLL (HPLL)                                      |          | •           | •           |
| PLL closed                                                 | HPLL     | 0           | D2          |
| PLL open, horizontal frequency fixed                       | HPLL     | 1           | D2          |
| TV/VTR mode select (VTRC)                                  |          | •           | •           |
| TV mode                                                    | VTRC     | 0           | D3          |
| (recommended for poor quality TV signals only)             |          |             |             |
| VTR mode (recommended as default setting)                  | VTRC     | 1           | D3          |
| Extended loop filter (EXFIL)                               |          |             |             |
| Word width of the loop filter (LF2) amplification = 16-bit | EXFIL    | 0           | D5          |
| Word width of the loop filter (LF2) amplification = 14-bit | EXFIL    | 1           | D5          |
| Field selection (FSEL)                                     |          | •           | •           |
| 50 Hz and 625 lines                                        | FSEL     | 0           | D6          |
| 60 Hz and 525 lines                                        | FSEL     | 1           | D6          |
| Automatic field detection (AUFD)                           |          | •           |             |
| Field state directly controlled via FSEL                   | AUFD     | 0           | D7          |
| Automatic field detection                                  | AUFD     | 1           | D7          |

## SAA7111

16.2.9 SUBADDRESS 09

Table 20 Luminance control

| FUNCTION                                            | BIT NAME | LOGIC LEVEL | CONTROL BIT |
|-----------------------------------------------------|----------|-------------|-------------|
| Aperture factor (APER)                              |          |             | •           |
| Aperture factor = 0                                 | APER1    | 0           | D1          |
|                                                     | APER0    | 0           | D0          |
| Aperture factor = 0.25                              | APER1    | 0           | D1          |
|                                                     | APER0    | 1           | D0          |
| Aperture factor = 0.5                               | APER1    | 1           | D1          |
|                                                     | APER0    | 0           | D0          |
| Aperture factor = 1.0                               | APER1    | 1           | D1          |
|                                                     | APER0    | 1           | D0          |
| Update time interval for AGC value (UPTCV)          |          |             |             |
| Horizontal update (once per line)                   | UPTCV    | 0           | D2          |
| Vertical update (once per field)                    | UPTCV    | 1           | D2          |
| Vertical blanking luminance bypass (VBLB            |          |             | •           |
| Active luminance processing                         | VBLB     | 0           | D3          |
| Luminance bypass during vertical blanking           | VBLB     | 1           | D3          |
| Aperture band-pass (centre frequency) (BPSS) D5 and | D4       |             | ·           |
| Centre frequency = 4.1 MHz                          | BPSS1    | 0           | D5          |
|                                                     | BPSS0    | 0           | D4          |
| Centre frequency = 3.8 MHz; note 1                  | BPSS1    | 0           | D5          |
|                                                     | BPSS0    | 1           | D4          |
| Centre frequency = 2.6 MHz; note 1                  | BPSS1    | 1           | D5          |
|                                                     | BPSS0    | 0           | D4          |
| Centre frequency = 2.9 MHz; note 1                  | BPSS1    | 1           | D5          |
|                                                     | BPSS0    | 1           | D4          |
| Prefilter active (PREF)                             |          |             |             |
| Bypassed                                            | PREF     | 0           | D6          |
| Active                                              | PREF     | 1           | D6          |
| Chrominance trap bypass (BYPS)                      |          | •           |             |
| Chrominance trap active; default for CVBS mode      | BYPS     | 0           | D7          |
| Chrominance trap bypassed; default for S-Video mode | BYPS     | 1           | D7          |

#### Note

1. Not to be used with bypassed chrominance trap.

## SAA7111

16.2.10 SUBADDRESS 0A

#### Table 21 Luminance brightness control BRIG7 to BRIG0 SA 0A

| OFFSET           | CONTROL BITS D7 to D0 |       |       |       |       |       |       |       |  |  |
|------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| OFFSEI           | BRIG7                 | BRIG6 | BRIG5 | BRIG4 | BRIG3 | BRIG2 | BRIG1 | BRIG0 |  |  |
| 255 (bright)     | 1                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |  |
| 128 (CCIR level) | 1                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| 0 (dark)         | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |

#### 16.2.11 SUBADDRESS 0B

#### Table 22 Luminance contrast control CONT7 to CONT0 SA 0B

| GAIN                   | CONTROL BITS D7 to D0 |       |       |       |       |       |       |       |  |  |
|------------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| GAIN                   | CONT7                 | CONT6 | CONT5 | CONT4 | CONT3 | CONT2 | CONT1 | CONT0 |  |  |
| 1.999 (maximum)        | 0                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |  |
| 1.109 (CCIR level)     | 0                     | 1     | 0     | 0     | 0     | 1     | 1     | 1     |  |  |
| 1.0                    | 0                     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| 0 (luminance off)      | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| -1 (inverse luminance) | 1                     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| -2 (inverse luminance) | 1                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |

#### 16.2.12 SUBADDRESS 0C

#### Table 23 Chrominance saturation control SATN7 to SATN0 SA 0C

| CAIN                | CONTROL BITS D7 to D0 |       |       |       |       |       |       |       |  |  |
|---------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| GAIN                | SATN7                 | SATN6 | SATN5 | SATN4 | SATN3 | SATN2 | SATN1 | SATN0 |  |  |
| 1.999 (maximum)     | 0                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |  |
| 1.0 (CCIR level)    | 0                     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| 0 (colour off)      | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| -1 (inverse chroma) | 1                     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| -2 (inverse chroma) | 1                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |

#### 16.2.13 SUBADDRESS 0D

Table 24 Chrominance hue control HUEC7 to HUEC0 SA 0D

| HUE PHASE (DEG) | CONTROL BITS D7 to D0 |       |       |       |       |       |       |       |  |  |
|-----------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| HOE PHASE (DEG) | HUEC7                 | HUEC6 | HUEC5 | HUEC4 | HUEC3 | HUEC2 | HUEC1 | HUEC0 |  |  |
| +178.6          | 0                     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |  |  |
| 0               | 0                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| –180            | 1                     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |

## SAA7111

16.2.14 SUBADDRESS 0E

Table 25 Chrominance control SA 0E

| FUNCTION                                                                                                                                                                                                                                                               | BIT NAME | LOGIC LEVEL | CONTROL BIT |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------|
| Chroma bandwidth (CHBW0 and CHBW1)                                                                                                                                                                                                                                     |          | 1           |             |
| Small bandwidth (≈ 620 kHz)                                                                                                                                                                                                                                            | CHBW1    | 0           | D1          |
|                                                                                                                                                                                                                                                                        | CHBW0    | 0           | D0          |
| Nominal bandwidth (≈ 800 kHz)                                                                                                                                                                                                                                          | CHBW1    | 0           | D1          |
|                                                                                                                                                                                                                                                                        | CHBW0    | 1           | D0          |
| Medium bandwidth (≈ 920 kHz)                                                                                                                                                                                                                                           | CHBW1    | 1           | D1          |
|                                                                                                                                                                                                                                                                        | CHBW0    | 0           | D0          |
| Wide bandwidth (≈ 1000 kHz)                                                                                                                                                                                                                                            | CHBW1    | 1           | D1          |
|                                                                                                                                                                                                                                                                        | CHBW0    | 1           | D0          |
| Fast colour time constant (FCTC)                                                                                                                                                                                                                                       |          | •           | •           |
| Nominal time constant                                                                                                                                                                                                                                                  | FCTC     | 0           | D2          |
| Fast time constant                                                                                                                                                                                                                                                     | FCTC     | 1           | D2          |
| Disable chroma comb filter (DCCF)                                                                                                                                                                                                                                      |          | -           | •           |
| Chroma comb filter on (during VREF = 1)<br>(see Figures 20 and 21)                                                                                                                                                                                                     | DCCF     | 0           | D3          |
| Chroma comb filter off                                                                                                                                                                                                                                                 | DCCF     | 1           | D3          |
| Colour standard (CSTD0 and CSTD1)                                                                                                                                                                                                                                      |          | •           |             |
| Colour standard control automatic switching between                                                                                                                                                                                                                    | CSTD1    | 0           | D5          |
| PAL BGHI and NTSC M                                                                                                                                                                                                                                                    | CSTD0    | 0           | D4          |
| Colour standard control automatic switching between                                                                                                                                                                                                                    | CSTD1    | 0           | D5          |
| NTSC 4.43 (50 Hz) and PAL 4.43 (60 Hz)                                                                                                                                                                                                                                 | CSTD0    | 1           | D4          |
| Colour standard control automatic switching between                                                                                                                                                                                                                    | CSTD1    | 1           | D5          |
| PAL N and NTSC 4.43 (60 Hz)                                                                                                                                                                                                                                            | CSTD0    | 0           | D4          |
| Colour standard control automatic switching between                                                                                                                                                                                                                    | CSTD1    | 1           | D5          |
| NTSC N and PAL M                                                                                                                                                                                                                                                       | CSTD0    | 1           | D4          |
| Compatibility to SAA7199 (CM99)                                                                                                                                                                                                                                        |          |             |             |
| Default value                                                                                                                                                                                                                                                          | CM99     | 0           | D6          |
| To be set if SAA7199 (digital encoder) is used for re-encoding in conjunction with RTCO                                                                                                                                                                                | CM99     | 1           | D6          |
| Clear DTO (CDTO)                                                                                                                                                                                                                                                       |          |             | •           |
| Disabled                                                                                                                                                                                                                                                               | CDTO     | 0           | D7          |
| Every time CDTO is set, the internal subcarrier DTO<br>phase is reset to 0° and the RTCO output generates a<br>logic 0 at time slot 68 (see RTCO description Fig.16). So<br>an identical subcarrier phase can be generated by an<br>external device (e.g. an encoder). | CDTO     | 1           | D7          |

## SAA7111

16.2.15 SUBADDRESS 10

Table 26 Format/delay control SA 10

| LUMINANCE DELAY COMPENSATION | CONTROL BITS D2 to D0 |       |       |  |  |
|------------------------------|-----------------------|-------|-------|--|--|
| (STEPS IN 2/LLC)             | YDEL2                 | YDEL1 | YDEL0 |  |  |
| -4                           | 1                     | 0     | 0     |  |  |
| 0                            | 0                     | 0     | 0     |  |  |
| 3                            | 0                     | 1     | 1     |  |  |

#### Table 27 VREF pulse position and length VRLN SA 10 (D3)

| VRLN        | VR        | VREF at 60 HZ 525 LINES <sup>(1)</sup> |           |           |       | VREF at 50 HZ 625 LINES |       |      |  |
|-------------|-----------|----------------------------------------|-----------|-----------|-------|-------------------------|-------|------|--|
| VKLN        | 0         |                                        | 1         |           | 0     |                         | 1     |      |  |
| Length      | 24        | 10                                     | 242       |           | 286   |                         | 288   |      |  |
| Line number | first     | last                                   | first     | last      | first | last                    | first | last |  |
| Field 1     | 19 (22)   | 258 (261)                              | 18 (21)   | 259 (262) | 24    | 309                     | 23    | 310  |  |
| Field 2     | 282 (285) | 521 (524)                              | 281 (284) | 522 (525) | 337   | 622                     | 336   | 623  |  |

#### Note

1. The numbers given in parenthesis refer to CCIR line counting.

 Table 28
 Fine position of HS HDEL0 and HDEL1 SA 10

| FINE POSITION OF HS WITH A STEP SIZE | CONTROL BITS D5 and D4 |       |  |  |  |
|--------------------------------------|------------------------|-------|--|--|--|
| OF 2/LLC                             | HDEL1                  | HDEL0 |  |  |  |
| 0                                    | 0                      | 0     |  |  |  |
| 1                                    | 0                      | 1     |  |  |  |
| 2                                    | 1                      | 0     |  |  |  |
| 3                                    | 1                      | 1     |  |  |  |

#### Table 29 Output format selection OFTS0 and OFTS1 SA 10

| FORMATS                                                         | CONTROL BITS D7 and D6 |       |  |  |  |
|-----------------------------------------------------------------|------------------------|-------|--|--|--|
| FORMATS                                                         | OFTS1                  | OFTS0 |  |  |  |
| RGB 565, RGB 888 (dependent on control bit RGB888) see Table 31 | 0                      | 0     |  |  |  |
| YUV 422 16 bits                                                 | 0                      | 1     |  |  |  |
| YUV 411 12 bits                                                 | 1                      | 0     |  |  |  |
| YUV CCIR-656 8 bits                                             | 1                      | 1     |  |  |  |

# SAA7111

16.2.16 SUBADDRESS 11

Table 30 Output control 1 SA 11

| FUNCTION                                           | BIT NAME | LOGIC LEVEL | CONTROL BIT |
|----------------------------------------------------|----------|-------------|-------------|
| Colour on (COLO)                                   |          | 1           |             |
| Automatic colour killer                            | COLO     | 0           | D0          |
| Colour forced on                                   | COLO     | 1           | D0          |
| Decoder VIP bypassed (VIPB)                        |          | •           | •           |
| DMSD data to YUV output                            | VIPB     | 0           | D1          |
| ADC data to YUV output; dependent on mode settings | VIPB     | 1           | D1          |
| Output enable horizontal/vertical sync (OEHV)      |          | •           | •           |
| HS, HREF, VREF and VS high impedance inputs        | OEHV     | 0           | D2          |
| Outputs HS, HREF, VREF and VS active               | OEHV     | 1           | D2          |
| Output enable YUV data (OEYC)                      |          | •           | •           |
| VPO-bus high-impedance inputs                      | OEYC     | 0           | D3          |
| Output VPO-bus active                              | OEYC     | 1           | D3          |
| Inverse composite blank (COMPO)                    |          |             |             |
| VREF is vertical reference                         | COMPO    | 0           | D4          |
| VREF is inverse composite blank                    | COMPO    | 1           | D4          |
| FEI control (FECO)                                 |          |             |             |
| FEI sampling at CREF = LOW                         | FECO     | 0           | D5          |
| (SAA7110 compatible; see Fig.17)                   |          |             |             |
| FEI sampling at CREF = HIGH                        | FECO     | 1           | D5          |
| General purpose switch (GPSW)                      |          |             |             |
| Switches directly pin 64 (53) GPSW; note 1         | GPSW     | 0           | D7          |
|                                                    | GPSW     | 1           | D7          |

#### Note

1. The pin number given in parenthesis refers to the 64-pin package.

# SAA7111

16.2.17 SUBADDRESS 12

 Table 31
 Output control 2 SA 12

| FUNCTION                                    | BIT NAME | LOGIC LEVEL | CONTROL BIT |
|---------------------------------------------|----------|-------------|-------------|
| Analog test select (AOSL)                   |          |             |             |
| AOUT connected to internal test point 1     | AOSL1    | 0           | D1          |
|                                             | AOSL0    | 0           | D0          |
| AOUT connected to input AD1                 | AOSL1    | 0           | D1          |
|                                             | AOSL0    | 1           | D0          |
| AOUT connected to input AD2                 | AOSL1    | 1           | D1          |
|                                             | AOSL0    | 0           | D0          |
| AOUT connected to internal test point 2     | AOSL1    | 1           | D1          |
|                                             | AOSL0    | 1           | D0          |
| Dithering (noise shaping) control (DIT)     |          |             |             |
| Dithering off                               | DIT      | 0           | D2          |
| Dithering on                                | DIT      | 1           | D2          |
| RGB output format selection (RGB888)        |          |             |             |
| RGB565                                      | RGB888   | 0           | D3          |
| RGB888                                      | RGB888   | 1           | D3          |
| Chroma interpolation filter function (CBR)  |          |             |             |
| Cubic interpolation (default)               | CBR      | 0           | D4          |
| Linear interpolation (lower bandwidth)      | CBR      | 1           | D4          |
| Real time outputs mode select (RTSE0)       |          |             |             |
| ODD switched to output pin 40 (29); note 1  | RTSE0    | 0           | D6          |
| VL switched to output pin 40 (29); note 1   | RTSE0    | 1           | D6          |
| Real time outputs mode select (RTSE1)       |          |             |             |
| PLIN switched to output pin 39 (28); note 1 | RTSE1    | 0           | D7          |
| HL switched to output pin 39 (28); note 1   | RTSE1    | 1           | D7          |

#### Note

1. The pin number given in parenthesis refers to the 64-pin package.

SAA7111

16.2.18 SUBADDRESS 1A (READ-ONLY REGISTER)

Table 32 Line-21 text slicer status SA 1A

| I <sup>2</sup> C-BUS<br>STATUS BIT<br>NAME | FUNCTION                                                                            | STATUS BIT |
|--------------------------------------------|-------------------------------------------------------------------------------------|------------|
| F1RDY                                      | F1RDY new data on field 1 has been acquired (for asynchronous reading); active HIGH |            |
| F1VAL                                      | Line-21 of field 1 carries valid data; active HIGH                                  | D1         |
| F2RDY                                      | new data on field 2 has been acquired (for asynchronous reading); active HIGH       | D2         |
| F2VAL                                      | Line-21 of field 2 carries valid data; active HIGH                                  | D3         |

16.2.19 SUBADDRESS 1B (READ-ONLY REGISTER)

Table 33 First decoded data byte of the text slicer SA 1B

| I <sup>2</sup> C-BUS<br>TEXT DATA<br>BITS | FUNCTION                                                              | DATA BITS |
|-------------------------------------------|-----------------------------------------------------------------------|-----------|
| BYTE1 (6 to 0)                            | data bit 6 to 0 of first data byte                                    | D6 to D0  |
| P1                                        | parity error flag bit; bit goes HIGH when a parity error has occurred | D7        |

16.2.20 SUBADDRESS 1C (READ-ONLY REGISTER)

#### Table 34 Second decoded data byte of the text slicer SA 1C

| I <sup>2</sup> C-BUS<br>TEXT DATA<br>BITS | FUNCTION                                                              | DATA BITS |
|-------------------------------------------|-----------------------------------------------------------------------|-----------|
| BYTE2 (6 to 0)                            | BYTE2 (6 to 0) data bit 6 to 0 of second data byte                    |           |
| P2                                        | parity error flag bit; bit goes HIGH when a parity error has occurred | D7        |

#### 16.2.21 SUBADDRESS 1F (READ-ONLY REGISTER)

 Table 35
 Status byte SA 1F

| I <sup>2</sup> C-BUS<br>STATUS BIT<br>NAME | FUNCTION                                                                                  | STATUS BIT |
|--------------------------------------------|-------------------------------------------------------------------------------------------|------------|
| CODE                                       | colour signal according to selected standard has been detected; active HIGH               | D0         |
| SLTCA                                      | slow time constant active in WIPA-mode; active HIGH                                       | D1         |
| WIPA                                       | white peak loop is activated; active HIGH                                                 | D2         |
| GLIMB                                      | gain value for active luminance channel is limited [min (bottom)]; active HIGH            | D3         |
| GLIMT                                      | gain value for active luminance channel is limited [max (top)]; active HIGH               | D4         |
| FIDT                                       | identification bit for detected field frequency; LOW = 50 Hz and HIGH = 60 Hz             | D5         |
| HLCK                                       | status bit for locked horizontal frequency; LOW = locked and HIGH = unlocked              | D6         |
| STTC                                       | status bit for horizontal phase loop; LOW = TV time-constant and HIGH = VTR time-constant | D7         |

#### 17 FILTER CURVES

#### 17.1 Anti-alias filter curve





#### 17.2 Luminance filter curves





# $\int_{(1)}^{MDD4} \int_{(2)}^{MDD4} \int_{(2)}^{MD4} \int_{(2)}^{MD4} \int_{(2)}^{MD4} \int_{(2)}^{MD4} \int_{(2)}^$









SAA7111

## Video Input Processor (VIP)

#### 17.3 Chrominance filter curves



#### 18 I<sup>2</sup>C-BUS START SET-UP

- The given values force the following behaviour of the SAA7111:
  - The analog input AI11 expects a signal in CVBS format; analog anti-alias filter active
  - Automatic field detection
  - YUV 422/16-bit output format enabled
  - Outputs HS, HREF, VREF and VS active
  - Contrast, brightness and saturation control in accordance with CCIR standards
  - Chrominance processing with nominal bandwidth (800 kHz).

## SAA7111

| Table 36 | I <sup>2</sup> C-bus start set-up values |
|----------|------------------------------------------|
|----------|------------------------------------------|

| SUB         | FUNCTION                                                                               | NAME <sup>(1)</sup>                                     |     | (HEX)              |   |   |   |   |   |   |       |
|-------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|-----|--------------------|---|---|---|---|---|---|-------|
| (HEX)       |                                                                                        |                                                         | 7   | 6                  | 5 | 4 | 3 | 2 | 1 | 0 | START |
| 00          | chip version                                                                           | ID0(7 : 0); note 2                                      | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 01          | reserved                                                                               |                                                         | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 02          | analog input control 1                                                                 | FUSE(1 : 0), GUDL(2 : 0) and<br>MODE(2 : 0)             | 1   | 1                  | 0 | 0 | 0 | 0 | 0 | 0 | C0    |
| 03          | analog input control 2                                                                 | X, HLNRS, VBSL, WPOFF, HOLDG,<br>GAFIX, GAI2 and GAI18  | 0   | 0                  | 1 | 0 | 0 | 0 | 1 | 1 | 33    |
| 04          | analog input control 3                                                                 | GAI(17 : 10)                                            | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 05          | analog input control 4                                                                 | GAI(27 : 20)                                            | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 06          | horizontal sync start                                                                  | HSB(7:0)                                                | 1   | 1                  | 1 | 0 | 1 | 0 | 1 | 1 | EB    |
| 07          | horizontal sync stop                                                                   | HSS(7:0)                                                | 1   | 1                  | 1 | 0 | 0 | 0 | 0 | 0 | E0    |
| 08          | sync control                                                                           | AUFD, FSEL, EXFIL, X, VTRC and HPLL and VNOI(1:0)       | 1   | 0                  | 0 | 0 | 1 | 0 | 0 | 0 | 88    |
| 09          | luminance control                                                                      | BYPS, PREF, BPSS(1 : 0), VBLB,<br>UPTCV and APER(1 : 0) | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 1 | 01    |
| 0A          | luminance brightness                                                                   | BRIG(7:0)                                               | 1   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 80    |
| 0B          | luminance contrast                                                                     | CONT(7:0)                                               | 0   | 1                  | 0 | 0 | 0 | 1 | 1 | 1 | 47    |
| 0C          | chrominance saturation                                                                 | SATN(7:0)                                               | 0   | 1                  | 0 | 0 | 0 | 0 | 0 | 0 | 40    |
| 0D          | chroma hue control                                                                     | HUEC(7:0)                                               | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 0E          | chrominance control                                                                    | CDTO, CM99, CSTD(1:0), DCCF, FCTC<br>and CHBW(1:0)      | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 1 | 01    |
| 0F          | reserved                                                                               |                                                         | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 10          | format/delay control                                                                   | OFTS(1 : 0), HDEL(1 : 0), VRLN and<br>YDEL(2 : 0)       | 0   | 1                  | 0 | 0 | 0 | 0 | 0 | 0 | 40    |
| 11          | output control 1                                                                       | GPSW, X, FECO, COMPO, OEYC,<br>OEHV, VIPB and COLO      | 0   | 0                  | 0 | 1 | 1 | 1 | 0 | 0 | 1C    |
| 12          | output control 2                                                                       | RTSE(1 : 0), X, CBR, RGB888, DIT and AOSL(1 : 0)        | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 1 | 03    |
| 13 to<br>19 | reserved                                                                               |                                                         | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 1A          | text slicer status                                                                     | 0, 0, 0, 0, F2VAL, F2RDY, F1VAL and F1RDY               | rea | read only register |   |   |   |   |   |   |       |
| 1B          | decoded bytes of the                                                                   | P1 and BYTE1(6 : 0)                                     | 1   |                    |   |   |   |   |   |   |       |
| 1C          | text slicer                                                                            | P2 and BYTE2(6 : 0)                                     | 1   |                    |   |   |   |   |   |   |       |
| 1D to<br>1E | reserved                                                                               | ·                                                       | 0   | 0                  | 0 | 0 | 0 | 0 | 0 | 0 | 00    |
| 1F          | status byte STTC, HLCK, FIDT, GLIMT, GLIMB, read only register WIPA and SLTCA and CODE |                                                         |     |                    |   |   |   |   |   |   |       |

#### Notes

1. All X values must be set to LOW.

2. The I<sup>2</sup>C-bus subaddress 00 has to be initialized with 0 prior to reading.

SAA7111

## Video Input Processor (VIP)

#### **19 PACKAGE OUTLINES**

PLCC68: plastic leaded chip carrier; 68 leads



92-11-17

95-03-11

 $\bigcirc$ 

SOT188-2

SOT188-2

112E10

MO-047AC



SAA7111

#### 20 SOLDERING

#### 20.1 Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### 20.2 Reflow soldering

Reflow soldering techniques are suitable for all PLCC and QFP packages.

The choice of heating method may be influenced by larger PLCC or QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 50 and 300 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C.

#### 20.3 Wave soldering

#### 20.3.1 PLCC

Wave soldering techniques can be used for all PLCC packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream corners.

#### 20.3.2 QFP

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

#### CAUTION

Wave soldering is NOT applicable for all QFP packages with a pitch (e) equal or less than 0.5 mm.

If wave soldering cannot be avoided, for QFP packages with a pitch (e) larger than 0.5 mm, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

#### 20.3.3 METHOD (PLCC AND QFP)

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 20.4 Repairing soldered joints

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

SAA7111

#### 21 DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |  |  |
| Where application information is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                                                                                                       |                                                                                       |  |  |  |  |  |

# 22 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

#### 23 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

SAA7111

NOTES

SAA7111

NOTES

SAA7111

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14 Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO,

Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain

Romania: see Italy

Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

**Switzerland:** Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

655102/1200/03/pp64

Date of release: 1998 May 15

Document order number: 9397 750 03116

SCA60

Let's make things better.



