SCLS166

- 8-Bit Parallel-Out Storage Register Performs Serial-to-Parallel Conversion with Storage
- Asynchronous Parallel Clear
- Active-High Decoder
- **Enable Input Simplifies Expansion**
- **Expandable for N-Bit Applications**
- Four Distinct Functional Modes
- Package Options Include Ceramic Chip **Carriers and Standard Plastic and Ceramic** 300-mil DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

These 8-bit addressable latches are designed for general purpose storage applications in digital systems. Specific uses include working registers, serial-holding registers, and active-high decoders or demultiplexers. They are multifunctional devices capable of storing singleline data in eight addressable latches, and being a 1-of-8 decoder or demultiplexer with activehigh outputs.

Four distinct modes of operation are selectable by controlling the clear (CLR) and enable  $(\overline{G})$ inputs as enumerated in the function table. In the addressable-latch mode, data at the data-in terminal is written into the addressed latch. The addressed latch will follow the data input with all unaddressed latches remaining in their previous states. In the memory mode, all latches remain in their previous states and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data in the latches, enable G should be held high (inactive) while the address lines are changing. In the 1-of-8 decoding or demultiplexing mode, the addressed output will follow the level of the D input with all other outputs low. In the clear mode, all outputs are low and unaffected by the address and data inputs.

The SN54HC4724 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74HC4724 is characterized for operation from -40°C to 85°C.

## SN54HC4724, SN74HC4724 8-BIT ADDRESSABLE LATCHES

D2664, DECEMBER 1982-REVISED JUNE 1989

|                                                                 | J PACKAGE                                                           |
|-----------------------------------------------------------------|---------------------------------------------------------------------|
| (TOP                                                            | VIEW)                                                               |
| S0 1 2<br>S1 2<br>S2 3<br>Q0 4<br>Q1 5<br>Q2 6<br>Q3 7<br>GND 8 | 16 VCC<br>15 CLR<br>14 G<br>13 D<br>12 Q7<br>11 Q6<br>10 Q5<br>9 Q4 |
| CHIC 4110 4704                                                  | EK DACKACE                                                          |

SN54HC4724 . . . FK PACKAGE (TOP VIEW)



NC-No internal connection

#### FUNCTION TABLE

| INPU<br>CLR | тs<br>G | OUTPUT OF<br>ADDRESSED<br>LATCH | EACH<br>OTHER<br>OUTPUT | FUNCTION             |
|-------------|---------|---------------------------------|-------------------------|----------------------|
| L           | L       | D                               | Qi0                     | Addressable Latch    |
| Ļ           | н       | QiO                             | QiO                     | Memory               |
| н           | L       | D                               | L                       | 8-Line Demultiplexer |
| н           | н       | L                               | L                       | Clear                |

#### LATCH SELECTION TABLE

| SELE | CT IN | PUTS | LATCH     |
|------|-------|------|-----------|
| S2   | S1    | S0   | ADDRESSED |
| L    | L     | L    | 0         |
| Ł    | L     | н    | 1         |
| Ł    | н     | L    | 2         |
| L    | н     | н    | 3         |
| н    | Ļ     | L    | 4         |
| н    | L     | н    | 5         |
| н    | н     | L    | 6         |
| н    | н     | н    | 7         |

**PRODUCTION DATA** documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1989, Texas Instruments Incorporated

## SN54HC4724, SN74HC4724 8-BIT ADDRESSABLE LATCHES





<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for J and N packages.

logic symbol and logic diagram, each internal latch (positive logic)





## absolute maximum ratings over operating free-air temperature range<sup>†</sup>

|   | Supply voltage, VCC                                                                                                                                               |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Input clamp current, I <sub>K</sub> ( $V_I < 0$ or $V_I > V_{CC}$ ) ±20 mA                                                                                        |
|   | Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) ±20 mA                                                                   |
|   | Continuous output current, IQ (VQ = 0 to VCC) $\dots \dots \dots$ |
|   | Continuous current through VCC or GND pins ±50 mA                                                                                                                 |
|   | Lead temperature 1,6 mm (1/16 in) from case for 60 s; FK or J package                                                                                             |
| • | Lead temperature 1,6 mm (1/16 in) from case for 10 s; N package                                                                                                   |
|   | Storage temperature range                                                                                                                                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions

.

|                              |                                        |                         | SN   | SN54HC4724 |      |      |     | 724  |      |
|------------------------------|----------------------------------------|-------------------------|------|------------|------|------|-----|------|------|
|                              |                                        |                         | MIN  | NOM        | MAX  | MIN  | NOM | MAX  | UNIT |
| Vcc                          | Supply voltage                         |                         | 2    | 5          | 6    | 2    | 5   | 6    | V    |
| VIH High-level input voltage |                                        | $V_{CC} = 2 V$          | 1.5  |            |      | 1.5  |     |      |      |
|                              | High-level input voltage               | $V_{CC} = 4.5 V$        | 3.15 |            |      | 3.15 |     |      | V    |
|                              | $V_{CC} = 6 V$                         | 4.2                     | _    |            | 4.2  |      |     |      |      |
|                              |                                        | V <sub>CC</sub> = 2 V - | 0    |            | 0.3  | 0    |     | 0.3  |      |
| VIL                          | Low-level input voltage                | V <sub>CC</sub> = 4.5 V | 0    |            | 0.9  | 0    |     | 0.9  | v    |
|                              |                                        | $V_{CC} = 6 V$          | 0    |            | 1.2  | 0    |     | 1.2  |      |
| VI                           | Input voltage                          |                         | 0    |            | Vcc  | 0    |     | Vcc  | V    |
| Vo                           | Output voltage                         |                         | 0    |            | Vcc  | 0    | _   | Vcc  | V    |
|                              |                                        | $V_{CC} = 2 V$          | 0    |            | 1000 | 0    |     | 1000 |      |
| tt                           | Input transition (rise and fall) times | V <sub>CC</sub> = 4.5 V | 0    |            | 500  | 0    |     | 500  | ns   |
|                              |                                        | $V_{CC} = 6 V$          | 0    |            | 400  | 0    |     | 400  |      |
| ΤA                           | Operating free-air temperature         |                         | - 55 |            | 125  | - 40 |     | 85   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED |                                                                 |          | Т    | A = 25 | °C   | SN54H | IC4724 | SN74HC4724 |       | UNIT |
|-----------|-----------------------------------------------------------------|----------|------|--------|------|-------|--------|------------|-------|------|
| PARAMETER | TEST CONDITIONS                                                 | Vcc      | MIN  | TYP    | MAX  | MIN   | MAX    | MIN        | MAX   | UNIT |
|           |                                                                 | 2 V      | 1.9  | 1.998  |      | 1.9   |        | 1.9        |       |      |
| ∨он       | $V_{I} = V_{IH}$ or $V_{IL}$ , $V_{OH} = -20 \mu A$             | 4.5 V    | 4.4  | 4.499  |      | 4.4   |        | 4.4        |       |      |
|           |                                                                 | 6 V      | 5.9  | 5.999  |      | 5.9   |        | 5.9        |       | v    |
|           | $V_I = V_{IH} \text{ or } V_{IL}, I_{OH} = -4 \text{ mA}$       | 4.5 V    | 3.98 | 4.30   |      | 3.7   |        | 3.84       |       |      |
| ĺ         | $V_I = V_{IH}$ or $V_{IL}$ , $I_{OH} = -5.2$ mA                 | 6 V      | 5.48 | 5.80   |      | 5.2   |        | 5.34       |       |      |
|           | $V_{I} = V_{ H} \text{ or } V_{ L},  _{OL} = 20 \ \mu \text{A}$ | 2 V      |      | 0.002  | 0.1  |       | 0.1    |            | 0.1   | v    |
|           |                                                                 | 4.5 V    |      | 0.001  | 0.1  | [     | 0.1    | 1          | 0.1   |      |
| VOL       |                                                                 | 6 V      |      | 0.001  | 0.1  |       | 0.1    |            | 0.1   |      |
| ĺ         | $V_{l} \neq V_{H}$ or $V_{lL}$ , $I_{OL} = 4 \text{ mA}$        | 4.5 V    |      | 0.17   | 0.26 |       | 0.4    |            | 0.33  |      |
|           | $V_I = V_{IH} \text{ or } V_{IL}, I_{OL} = 5.2 \text{ mA}$      | 6 V      |      | 0.15   | 0.26 |       | 0.4    |            | 0.33  |      |
| lı l      | $V_I = V_{CC} \text{ or } 0$                                    | 6 V      |      | ±0.1   | ±100 |       | ±1000  | ź          | ±1000 | nA   |
| lcc       | $V_I = V_{CC} \text{ or } 0,  I_O = 0$                          | 6 V      |      |        | 8    |       | 160    |            | 80    | μA   |
| Ci        | · · · · · · · · · · · · · · · · · · ·                           | 2 to 6 V |      | 3      | 10   |       | 10     |            | 10    | рF   |



# SN54HC4724, SN74HC4724 8-BIT ADDRESSABLE LATCHES

timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                                                 |                   | 1 1/1 | T <sub>A</sub> = | 25°C | SN54H | IC4724 | SN74H | C4724 | UNIT |
|-----------------|-----------------------------------------------------------------|-------------------|-------|------------------|------|-------|--------|-------|-------|------|
|                 |                                                                 |                   | Vcc   | MIN              | MAX  | MIN   | MAX    | MIN   | MAX   | QMIT |
|                 |                                                                 |                   | 2 V   | 80               |      | 120   |        | 100   | _     |      |
|                 |                                                                 | CLR high          | 4.5 V | 16               |      | 24    |        | 20    |       |      |
|                 | <b>.</b>                                                        |                   | ) 6 V | 14               |      | 20    | _      | 17    |       |      |
| tw              | Pulse duration                                                  |                   | 2 V   | 80               |      | 120   |        | 100   |       | ns   |
| (. ·            |                                                                 | Glow              | 4.5 V | 16               |      | 24    |        | 20    |       |      |
|                 |                                                                 |                   | 6 V   | 14               |      | 20    |        | 17    |       |      |
|                 |                                                                 |                   | 2 V   | 75               |      | 115   |        | 95    |       |      |
| t <sub>su</sub> | Setup time, data or                                             | address before Gt | 4.5 V | 15               |      | 23    |        | 19    |       | ns   |
|                 |                                                                 |                   |       | 13               |      | 20    |        | 16    |       |      |
|                 | $t_h$ Hold time, data or address after $\overline{G}^{\dagger}$ |                   | 2 V   | 5                |      | 5     |        | 5     |       |      |
| t <sub>h</sub>  |                                                                 |                   | 4.5 V | <b>5</b> ·       |      | 5     |        | 5     | I     | ns   |
|                 |                                                                 |                   | 6 V   | 5                |      | 5     |        | 5     |       |      |

switching characteristics over recommended operating free-air temperature range (unless otherwise noted),  $C_L = 50 \text{ pF}$  (see Note 1)

| PARAMETER        | FROM      | TO                 | N            | Τ <sub>Δ</sub> | = 25    | °C                  | SN54H | C4724 | SN74HC4724 |          | UNIT |
|------------------|-----------|--------------------|--------------|----------------|---------|---------------------|-------|-------|------------|----------|------|
| FARAMETER        | (INPUT)   | (OUTPUT)           | Vcc          | MIN            | TYP     | MAX                 | MIN   | MAX   | MIN        | MAX      | ONT  |
|                  |           |                    | 2 ∨          |                | 60      | 150                 |       | 225   |            | 190      |      |
| <sup>t</sup> PHL | CLR       | Any Q              | 4.5 V        | 1 .            | 18      | 30                  |       | 45    | 1          | 38       | ns   |
|                  |           |                    | 6 V          |                | 14      | 26                  |       | 38    |            | 32       |      |
|                  |           |                    | 2 V          |                | 56      | 130                 |       | 195   |            | 165      |      |
| <sup>t</sup> pd  | Data      | Any Q              | 4.5 V        | 1              | 17      | 26                  |       | 39    | -          | 33       | ns   |
|                  |           |                    | 6 V          | ĺ              | 13      | 22                  | -     | 33    |            | 28       |      |
|                  |           |                    | 2 V          |                | 74      | 200                 | ]     | 300   |            | 250      |      |
| <sup>t</sup> pd  | Address   | Any Q              | 4.5 V        |                | 21      | 40                  |       | 60    |            | 50       | ns   |
|                  |           |                    | 6 V          |                | 17      | 34                  |       | 51    |            | 43       |      |
| _                |           |                    | 2 V          |                | 66      | 170                 |       | 255   |            | 215      |      |
| t <sub>pd</sub>  | G         |                    | 4.5 V        | 1              | 20      | 34                  |       | 51    |            | 43       | ns   |
|                  |           |                    | _6 V         |                | 16      | 29                  |       | 43    |            | 37       |      |
|                  |           |                    | 2 V          |                | 28      | 75                  |       | 110   | 1          | 95       |      |
| <sup>t</sup> t   |           | Алу                | 4.5 V        |                | 8       | 15                  |       | 22    |            | 19       | ns   |
|                  | <u></u>   |                    | 6 V          | L              | 6       | 13                  |       | 19    | ļ          | 16       |      |
| C <sub>pd</sub>  | Power dis | sipation capacitan | ce per latch |                | No load | ±, ⊤ <sub>A</sub> = | 25°C  |       | 3          | 3 pF typ |      |

Note 1: Load circuits and voltage waveforms are shown in Section 1.



### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated