D2804, MARCH 1984-REVISED SEPTEMBER 1987 - Inputs are TTL-Voltage Compatible - High-Current 3-State Output Drive Bus-Lines Directly or Up to 15 LSTTL Loads - Bus-Structured Pinout - Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs - Dependable Texas Instruments Quality and Reliability #### description These 8-bit latches feature three-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight latches are transparent D-type latches. While the enable (C) is high the $\overline{\mathbf{Q}}$ outputs will follow the complement of data (D) inputs. When the enable is taken low the outputs will be latched at the inverses of the levels that were set up at the D inputs. An output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased high-logic level provide the capability to drive the bus lines in a bus-organized system without need for interface or pull-up components. The output control $(\overline{OC})$ does not affect the internal operation of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN54HCT563 is characterized for operation over the full military temperature range of $-55\,^{\circ}\text{C}$ to 125 $\,^{\circ}\text{C}$ . The SN74HCT563 is characterized for operation from $-40\,^{\circ}\text{C}$ to 85 $\,^{\circ}\text{C}$ . SN54HCT563 . . . J PACKAGE SN74HCT563 . . . DW OR N PACKAGE (TOP VIEW) | $\overline{OC}$ | ď | iͺ | J 20 | □vcc | |-----------------|------------|----|------|--------------------| | 1D | <b>d</b> : | 2 | 19 | 10 | | 2D | <b>d</b> : | 3 | 18 | ] 2 <u>0</u> | | 3D | ₫ | 3 | 17 | <u></u> 3 <u>0</u> | | 4D | Q: | 5 | 16 | ] 4ã | | 5D | П | ô | 15 | <u></u> 5 <u>0</u> | | 6D | | 7 | 14 | <u></u> 6 <u>0</u> | | 7D | □; | В | 13 | 70 | | 8D | Ŭ: | € | 12 | 80 | | GND | Q. | 0 | 11 | C | | | | | | | SN54HCT563 . . . FK PACKAGE (TOP VIEW) #### **FUNCTION TABLE** | l l | NPUT | OUTPUT | | |-----|------|--------|-----------------------| | E | NABL | δ. | | | ŌĊ | C | D | u | | L | Н | Н | L | | L | Н | L | н | | L | L | Х | $\overline{\alpha}_0$ | | н | Х | х | Z | ## logic symbol<sup>†</sup> $^\dagger \text{This}$ symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) # SN54HCT563, SN74HCT563 OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS ### absolute maximum ratings over operating free-air temperature range † | Supply voltage range, VCC0.5 V to 7 V | |-----------------------------------------------------------------------------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | | Output clamp current, $IOK$ ( $VO < 0$ or $VO > VCC$ ) $\pm 20$ mA | | Continuous output current, $I_0$ ( $V_0 = 0$ to $V_{CC}$ ) | | Continuous current through VCC or GND pins | | Lead temperature 1,6 mm (1/16 in) from case for 60 s: FK or J package | | Lead temperature 1,6 mm (1/16 in) from case for 10 s: DW or N package 260°C | | Storage temperature range ~65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | | SN54HCT563 | | | SN74HCT563 | | | UNIT | |-----------------|----------------------------------------|----------------------------------|------------|-----|-----|------------|-----|-----|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | ĺ | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | | | 2 | | | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | | 0.8 | 0 | | 0.8 | V | | VI | Input voltage | | 0 | | Vcc | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | Vcc | 0 | | VCC | V | | tt | Input transition (rise and fall) times | | 0 | | 500 | 0 | | 500 | ns | | TA: | Operating free-air temperature | | - 55 | | 125 | -40 | | 85 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | VCC | TA = 25°C | | | SN54HCT563 | | SN74HCT563 | | UNIT | |--------------------|----------------------------------------------------------------------------------------|-----------------|-----------|-------|------|------------|--------|------------|--------|------| | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | Vacc | $V_{\parallel} = V_{\parallel H}$ or $V_{\parallel L}$ , $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 4 | 1.499 | | 4.4 | | 4.4 | | | | ∨он | $V_1 = V_{IH}$ or $V_{IL}$ , $l_{OH} = -6$ mA | 4.5 V | 3.98 | 4.30 | | 3.7 | | 3.84 | | ٧ | | Va | $V_{\parallel} = V_{\parallel H}$ or $V_{\parallel L}$ , $I_{\parallel OL} = 20 \mu A$ | 4.5 V | d | 0.001 | 0.1 | | 0.1 | | 0.1 | | | VOL | VI = VIH or VIL. IQL = 6 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | V | | lı | VI = VCC or 0 | 5.5 V | | ±0.1 | ±100 | - : | ± 1000 | - | ± 1000 | nA | | loz | VO = VCC or 0 | 5.5 V | ± | 0.01 | ±0.5 | | ±10 | | ± 5 | μΑ | | ¹cc_ | $V_I = V_{CC} \text{ or } 0, I_{O} = 0$ | 5.5 V | | | 8 | | 160 | | 80 | μΑ | | ΔI <sub>CC</sub> ‡ | One input at 0.5 V or 2.4 V Other inputs at 0 V or VCC | 5.5 V | | 1.4 | 2.4 | | 3 | | 2.9 | mA | | Cį | | 4.5 to<br>5.5 V | | 3 | 10 | | 10 | | 10 | ρF | <sup>&</sup>lt;sup>‡</sup>This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V to V<sub>CC</sub>. ### timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | TA = 25°C | | SN54HCT563 | | SN74HCT563 | | UNIT | |----------------|---------------------------------------------------|-------|-----------|-----|------------|-----|------------|-----|------| | | | Vcc | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | 4.5 V | 20 | | 30 | | 25 | | | | | t <sub>w</sub> | Pulse duration, enable C high | 5.5 V | 17 | | 27 | | 23 | _ | ns | | | Catua time data before early Cl | 4.5 V | 10 | | 15 | | 13 | | | | 'su | t <sub>su</sub> Setup time, data before enable CI | 5.5 V | 9 | | 14 | | 12 | | ns | | A | Hold time data afor eachle CI | 4.5 V | 5 | | 5 | | 5 | | | | יט | th Hold time, data afer enable Ci | 5.5 V | 5 | | 5 | | 5 | | ns | # switching characteristics over recommended operating free-air temperature range (unless otherwise noted), $C_L = 50$ pF (see Note 1) | PARAMETER | FROM | то | Ma. | Τρ | = 25 | °C | SN54F | ICT563 | SN74H | CT563 | UNIT | | |------------------|---------|----------|-------|-------|------|-----|-------|--------|-------|-------|------|---| | | (INPUT) | (OUTPUT) | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | ā | 4.5 V | | 28 | 35 | | 53 | | 44 | | | | <sup>t</sup> pd | D | l u | 5.5 V | 1 | 24 | 32 | | 48 | | 40 | กร | | | <sup>t</sup> pd | С | 4 | 4.5 V | | 30 | 35 | 1 | 53 | | 44 | | | | | C | Any Q | 5.5 V | - | 28 | 32 | | 48 | | 40 | ns | | | | 7.5 | ten ÖC | 1 | 4.5 V | i | 28 | 35 | | 53 | | 44 | 1 | | <sup>t</sup> en | OC. | Any Q | 5.5 V | 1 | 25 | 32 | 1 | 48 | | 40 | o ns | | | | ос | Any Q | 4.5 V | | 25 | 35 | | 53 | | 44 | | | | <sup>t</sup> dis | OC | | 5.5 V | 1 | 24 | 32 | | 48 | | 40 | រាន | | | tt | | 4 | 4.5 V | | 10 | 12 | | 18 | | 15 | | | | | | Any Q | 5.5 V | ] | 9 | 11 | | 16 | 1 | 14 | ns | | | C <sub>pd</sub> | Power dissipation capacitance per latch | No load, TA = 25°C | 50 pF typ | |-----------------|-----------------------------------------|--------------------------|-----------------------| | switching cha | racteristics over recommended operating | free-air temperature rar | nge (unless otherwise | | PARAMETER | FROM | TO | | TA | | | SN54H | ICT563 | SN74H | CT563 | UNIT | |-----------------|---------|----------|-------|----------|-----|-----|-------|--------|-------|-------|---------| | FARAMETER | (INPUT) | (OUTPUT) | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | OHIT | | • | D | ā | 4.5 V | | 36 | 52 | | 79 | | 65 | | | <sup>t</sup> pd | | J 4 | 5.5 V | | 32 | 47 | Į | 71 | | 59 | ns | | | c | Any Q | 4.5 V | | 40 | 52 | | 79 | | 65 | | | <sup>t</sup> pd | | Any C | 5.5 V | 1 | 38 | 47 | | 71 | | 59 | ns<br>— | | | ōĊ | 4. 5 | 4.5 V | 1 | 35 | 52 | | 79 | | 65 | | | <sup>t</sup> en | OC. | Any Q | 5.5 V | | 29 | 47 | | 71 | | 59 | пs | | | | 4 . 5 | 4.5 V | | 18 | 42 | | 63 | | 53 | | | tt | | Any Q | 5.5 V | <u> </u> | 16 | 38 | | 57 | | 48 | ns | Note 1: Load circuits and voltage waveforms are shown in Section 1. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated