# Fault-Protected RS-485 Transceivers with 3.3-V to 5-V Operation Check for Samples: SN65HVD1780, SN65HVD1781, SN65HVD1782 #### **FEATURES** - Bus-Pin Fault Protection to: - $> \pm 70 \text{ V ('HVD1780, 81)}$ - > ±30 V ('HVD1782) - Operation With 3.3-V to 5-V Supply Range - · ±16 kV HBM Protection on Bus Pins - Reduced Unit Load for up to 320 Nodes - Failsafe Receiver for Open-Circuit, Short-Circuit and Idle-Bus Conditions - Low Power Consumption - Low Standby Supply Current, 1 μA Max - I<sub>CC</sub> 4 mA Quiescent During Operation - Pin-Compatible With Industry-Standard SN75176 - Signaling Rates of 115 kbps, 1 Mbps, and up to 10 Mbps #### **APPLICATIONS** - HVAC Networks - Security Electronics - Building Automation - Telecomm Equipment - Motion Control - Industrial Networks #### DESCRIPTION These devices are designed to survive overvoltage faults such as direct shorts to power supplies, mis-wiring faults, connector failures, cable crushes, and tool mis-applications. They are also robust to ESD events, with high levels of protection to the human-body-model specification. These devices combine a differential driver and a differential receiver, which operate from a single power supply. In the 'HVD1782, the driver differential outputs and the receiver differential inputs are connected internally to form a bus port suitable for half-duplex (two-wire bus) communication. This port features a wide common-mode voltage range, making the devices suitable for multipoint applications over long cable runs. These devices are characterized from -40°C to 125°C. These devices are pin-compatible with the industry-standard SN75176 transceiver, making them drop-in upgrades in most systems. These devices are fully compliant with ANSI TIA/EIA 485-A with a 5-V supply and can operate with a 3.3-V supply with reduced driver output voltage for low-power applications. For applications where operation is required over an extended common-mode voltage range, see the SN65HVD1785 (SLLS872) data sheet. | Transceiver | Signaling Rate | Number of Nodes | |-------------|----------------|-----------------| | HVD1780 | Up to 115 kbps | Up to 320 | | HVD1781 | Up to 1 Mbps | Up to 320 | | HVD1782 | Up to 10 Mbps | Up to 64 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### **LOGIC DIAGRAM (POSITIVE LOGIC)** #### **DEVICE INFORMATION** #### **DRIVER FUNCTION TABLE** | Input | Enable | Outp | uts | Driver State | | |-------|--------|------|-----|-------------------------------------------|--| | D | DE | Α | В | | | | Н | Н | Н | L | Actively drive bus High | | | L | Н | L | Н | Actively drive bus Low | | | Х | L | Z | Z | Driver disabled <sup>(1)</sup> | | | Х | OPEN | Z | Z | Driver disabled by default <sup>(1)</sup> | | | OPEN | Н | Н | L | Actively drive bus High by default | | (1) When both the driver and receiver are disabled, the device enters a low-power standby mode. ### **RECEIVER FUNCTION TABLE** | Differential Input | Enable | Output | Receiver State | |------------------------------------|--------------------------------------------|--------|----------------------------------| | $V_{ID} = V_A - V_B$ | RE | R | | | V <sub>IT+</sub> < V <sub>ID</sub> | L | Н | Receive valid bus High | | $V_{IT-} < V_{ID} < V_{IT+}$ | L | ? | Indeterminate bus state | | V <sub>ID</sub> < V <sub>IT</sub> | L | L | Receive valid bus Low | | X | Н | Z | Receiver disabled <sup>(1)</sup> | | X | OPEN | Z | Receiver disabled by default (1) | | Open-circuit bus | L | Н | Fail-safe high output | | Short-circuit bus L H F | | Н | Fail-safe high output | | Idle (terminated) bus | (terminated) bus L H Fail-safe high output | | | (1) When both the driver and receiver are disabled, the device enters a low-power standby mode. # ABSOLUTE MAXIMUM RATINGS(1) | | | | | VALUE | UNIT | |----------|-----------------------------------------------------------|------------------------------|--------------|--------------------------|------| | $V_{CC}$ | Supply voltage | –0.5 to 7 | V | | | | | Valta na ranna at hua nia | 'HVD1780, 81 | A, B pins | -70 to 70 | V | | | Voltage range at bus pins | 'HVD1782 | A, B pins | -70 to 30 | V | | | Input voltage range at any logic pin | | | $-0.3$ to $V_{CC} + 0.3$ | V | | | Transient overvoltage pulse through 100 $\Omega$ per TIA- | 485 | | -70 to 70 | V | | | Receiver output current | | | -24 to 24 | mA | | TJ | Junction temperature | 170 | °C | | | | | Continuous total power dissipation | See Dissipation Rating Table | | | | | | IEC 60749-26 ESD (human-body model), bus termin | nals and GND | | ±16 | kV | | | JEDEC Standard 22, Test Method A114 (human-bo | dy model), bus termir | nals and GND | ±16 | kV | | | JEDEC Standard 22, Test Method A114 (human-bo | ±4 | kV | | | | | JEDEC Standard 22, Test Method C101 (charged-d | evice model), all pins | <b>3</b> | ±2 | kV | | | JEDEC Standard 22, Test Method A115 (machine n | ±400 | V | | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### PACKAGE DISSIPATION RATINGS | PACKAGE <sup>(1)</sup> | JEDEC<br>THERMAL<br>MODEL | T <sub>A</sub> < 25°C<br>RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>RATING | T <sub>A</sub> = 105°C<br>RATING | T <sub>A</sub> = 125°C<br>RATING<br>(3.3 V ONLY) | |------------------------|---------------------------|---------------------------------|------------------------------------------------|---------------------------------|----------------------------------|--------------------------------------------------| | COIC (D) 9 nin | High-K | 905 mW | 7.25 mW/°C | 470 mW | 325 mW | 180 mW | | SOIC (D) 8-pin | Low-K | 516 mW | 4.1 mW/°C | 268 mW | 186 mW | 103 mW | | DDID (D) 0 =:= | High-K | 2119 mW | 16.9 mW/°C | 1100mW | 763 mW | 426 mW | | PDIP (P) 8-pin | Low-K | 976 mW | 7.8 mW/°C | 508 mW | 352 mW | 196 mW | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. #### RECOMMENDED OPERATING CONDITIONS | | | | MIN | NOM | MAX | UNIT | |-------------------|-------------------------------------------------|--------------------------------|-----|-----|----------|------| | $V_{CC}$ | Supply voltage | 3.15 | 5 | 5.5 | V | | | VI | Input voltage at any bus terminal (separately | or common mode) <sup>(1)</sup> | -7 | | 12 | V | | $V_{IH}$ | High-level input voltage (driver, driver enable | e, and receiver enable inputs) | 2 | | $V_{CC}$ | V | | $V_{IL}$ | Low-level input voltage (driver, driver enable | e, and receiver enable inputs) | 0 | | 8.0 | V | | $V_{\text{ID}}$ | Differential input voltage | | -12 | | 12 | V | | | Output current, driver | -60 | | 60 | mA | | | IO | Output current, receiver | -8 | | 8 | mA | | | $R_L$ | Differential load resistance | | 54 | 60 | | Ω | | C <sub>L</sub> | Differential load capacitance | | | 50 | | pF | | | | HVD1780 | | | 115 | kbps | | 1/t <sub>UI</sub> | Signaling rate | HVD1781 | | | 1 | Mana | | | | HVD1782 | | | 10 | Mbps | | _ | Operating free-air temperature (See | 5-V supply | -40 | | 105 | °C | | T <sub>A</sub> | application section for thermal information) | 3.3-V supply | -40 | | 125 | -0 | | TJ | Junction temperature | | | | | °C | <sup>(1)</sup> By convention, the least positive (most negative) limit is designated as minimum in this data sheet. ### **ELECTRICAL CHARACTERISTICS** over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | S | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------|------|--------------------------|-----|----------------| | | | R <sub>L</sub> = 60 Ω, 4.75 V ≤ \ | | T <sub>A</sub> < 85°C | 1.5 | | | | | | | on each output to –7 Figure 1 | V to 12 V | T <sub>A</sub> < 125°C | 1.4 | | | | | | | $R_L = 54 \Omega$ , | | T <sub>A</sub> < 85°C | 1.7 | 2 | | | | V <sub>OD</sub> | Driver differential output voltage magnitude | 4.75 V ≤ V <sub>CC</sub> ≤ 5.25 \ | / | T <sub>A</sub> < 125°C | 1.5 | | | V | | 1 051 | $R_L = 54 \Omega$ ,<br>3.15 V $\leq$ V <sub>CC</sub> $\leq$ 3.45 V | | | | | 1 | | | | | | $R_L = 100 \Omega$ | | T <sub>A</sub> < 85°C | 2.2 | 2.5 | | | | | | 4.75 V ≤ V <sub>CC</sub> ≤ 5.25 V | / | T <sub>A</sub> < 125°C | 2 | | | | | $\Delta V_{OD} $ | Change in magnitude of driver differential output voltage | R <sub>L</sub> = 54 Ω | | | -50 | 0 | 50 | mV | | $V_{OC(SS)}$ | Steady-state common-mode output voltage | | | | 1 | V <sub>CC</sub> /2 | 3 | V | | $\Delta V_{OC}$ | Change in differential driver output common-mode voltage | | | | -50 | 0 | 50 | mV | | V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage | Center of two 27-Ω lo<br>See Figure 2 | ad resistors | 5, | | 500 | | mV | | $C_{OD}$ | Differential output capacitance | | | | | 23 | | pF | | $V_{IT+}$ | Positive-going receiver differential input voltage threshold | | | | | -100 | -35 | | | $V_{IT-}$ | Negative-going receiver differential input voltage threshold | | | | -180 | -150 | | mV | | $V_{HYS}$ | Receiver differential input voltage threshold hysteresis ( $V_{IT+} - V_{IT-}$ ) | | | | 30 | 50 | | | | $V_{OH}$ | Receiver high-level output voltage | $I_{OH} = -8 \text{ mA}$ | | | 2.4 | V <sub>CC</sub><br>- 0.3 | | V | | $V_{OL}$ | Receiver low-level output voltage | T <sub>A</sub> < 85°C | | | 0.2 | 0.4 | V | | | VOL | receiver low level output voltage | IOL = O IIIA | T <sub>A</sub> < 125° | С | | | 0.5 | <b>V</b> | | I <sub>I(LOGIC)</sub> | Driver input, driver enable, and receiver enable input current | | | | -50 | | 50 | μΑ | | l <sub>OZ</sub> | Receiver output high-impedance current | $V_O = 0 \text{ V or } V_{CC}, \overline{RE}$ | at V <sub>CC</sub> | | -1 | | 1 | μΑ | | los | Driver short-circuit output current | | | | -200 | | 200 | mA | | | | $V_{CC} = 3.15 \text{ to } 5.5 \text{ V}$ | V <sub>I</sub> = 12 V | | | 75 | 100 | | | I <sub>I(BUS)</sub> | Bus input current (disabled driver) | or | - | | 00 | 400 | 500 | 1 μA<br>200 mA | | , , | | V <sub>CC</sub> = 0 V, DE at 0 | V <sub>I</sub> = -7 V | | | <del>-40</del> | | | | | | | DE V | | -400 | -300 | | | | | | Driver and receiver enabled | RE = V <sub>CC</sub><br>Ro = GNI<br>no load | ,<br>D, | | 4 | 6 | | | | | Itage 1 -50 Itage 1 -50 Itage 1 -50 Itage -180 - | 3 | 5 | mA | | | | | Icc | Supply current (quiescent) | | RE = GNI | | | 2 | 4 | | | | | | DE = GNI<br>D = open,<br>RE = V <sub>CC</sub> | , | | 0.15 | 1 | ٨ | | | | mode $DE = GND,$ $D = open,$ $RE = V_{CC},$ | | ),<br>, | | | 12 | μА | | | Supply current (dynamic) | See the Typical C | | | | | | | ### **SWITCHING CHARACTERISTICS** over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST C | TEST CONDITIONS | | | MAX | UNIT | |-------------------------------------------|--------------------------------------------------------------|-------------------------------------------------|--------------------------------------|-----|-----|-----------|----------| | DRIVER (HVD | 1780) | + | | | | | | | | Division differential automatica field from | | 3.15 V < V <sub>CC</sub> < 3.45 V | 0.4 | 1.4 | 1.8 | μS | | t <sub>r</sub> , t <sub>f</sub> | Driver differential output rise/fall time | D 5400 50 | 3.15 V < V <sub>CC</sub> < 5.5 V | 0.4 | 1.7 | 2.6 | μs | | t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay | $R_L = 54 \Omega, C_L = 50$<br>pF, See Figure 3 | | | 0.8 | 2 | μS | | t <sub>SK(P)</sub> | Driver differential output pulse skew, $ t_{PHL} - t_{PLH} $ | | | | 20 | 250 | ns | | $t_{\text{PHZ}},t_{\text{PLZ}}$ | Driver disable time | | 0 5 | | 0.1 | 5 | μS | | t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time | Receiver enabled Receiver disabled | See Figure 4 and Figure 5 | | 0.2 | 3<br>12 | μS | | DRIVER (HVD | 1781) | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Driver differential output rise/fall time | | | 50 | | 300 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay | D 5400 50 | nE Con Figure 2 | | | 200 | ns | | t <sub>SK(P)</sub> | Driver differential output pulse skew, tphl - tplh | $R_L = 54 \Omega, C_L = 50$ | pr, see rigule s | | | 25 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time | | | | | 3 | μS | | t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time | Receiver enabled Figure 4 and Figure 5 | | | | 300<br>10 | ns<br>μs | | DRIVER (HVD | 1782) | 111111111111111111111111111111111111111 | <u> </u> | | | | | | • | | | All V <sub>CC</sub> and Temp | | | 50 | | | $t_r$ , $t_f$ | Driver differential output rise/fall time | $R_L = 54 \Omega$ | V <sub>CC</sub> > 4.5V and T < 105°C | | 16 | | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay | $C_L = 50 \text{ pF}$ | | | | 55 | ns | | t <sub>SK(P)</sub> | Driver differential output pulse skew, tphl - tplh | | See Figure 3 | | | 10 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time | | | | | 3 | μS | | t t | Driver enable time | Receiver enabled | See Figure 4 and Figure 5 | | | 300 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time | Receiver disabled | . iguio c | | | 9 | μS | | RECEIVER (A | LL DEVICES UNLESS OTHERWISE NOT | ED) | | | | | | | $t_r$ , $t_f$ | Receiver output rise/fall time | | All devices | | 4 | 15 | ns | | t t | Receiver propagation delay time | 0 45 = 5 | HVD1780, HVD1781 | | 100 | 200 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time | C <sub>L</sub> = 15 pF,<br>See Figure 6 | HVD1782 | | | 80 | 110 | | tou(p) | Receiver output pulse skew, | 3 | HVD1780, HVD1781 | | 6 | 20 | ns | | t <sub>SK(P)</sub> | t <sub>PHL</sub> – t <sub>PLH</sub> | | HVD1782 | | | 5 | 110 | | $t_{PLZ},t_{PHZ}$ | Receiver disable time | Driver enabled, See | Figure 7 | | 15 | 100 | ns | | t <sub>PZL(1)</sub> , t <sub>PZH(1)</sub> | Receiver enable time | Driver enabled, See | Driver enabled, See Figure 7 | | | 300 | ns | | $t_{PZL(2)}, t_{PZH(2)}$ | | Driver disabled, See | e Figure 8 | | 3 | 9 | μ\$ | #### THERMAL INFORMATION | | PARAMETER | | TEST CONDITIONS | VALUE | UNIT | |-------------------|-----------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | | | SOIC-8 | JEDEC high-K model | 138 | | | D | Junction-to-ambient thermal resistance (no airflow) | SOIC-8 | JEDIC low-K model | 242 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (no almow) | DIP-8 | JEDEC high-K model | 59 | C/VV | | | | DIF-0 | JEDIC low-K model | 128 | | | D | Junction-to-board thermal resistance | SOIC-8 | | 62 | °C/W | | K <sub>θ</sub> JB | Junction-to-board thermal resistance | DIP-8 | | 39 | C/VV | | D | Science | | | 61 | °C/W | | K <sub>θ</sub> JC | Junction-to-case thermal resistance | DIP-8 | | 61 | C/VV | | | | | $V_{CC} = 3.6V$ , $T_J = 150^{\circ}C$ , $R_L = 300 \Omega$ , $C_L = 50$ pF (driver), $C_L = 15$ pF (receiver) 3.3-V supply, unterminated <sup>(1)</sup> | 75 | | | | | | $V_{CC} = 3.6V, T_J = 150^{\circ}C, R_L = 100 \Omega, C_L = 50 pF (driver), C_L = 15 pF (receiver) 3.3-V supply, RS-422 load(1)$ | 95 | | | 5 | Davis distinction | | $V_{CC} = 3.6V, T_J = 150^{\circ}C, R_L = 54 \Omega, C_L = 50 pF (driver), C_L = 15 pF (receiver) 3.3-V supply, RS-485 load(1)$ | 115 | \/ | | P <sub>D</sub> | Power dissipation | | $V_{CC}$ = 5.5V, $T_J$ = 150°C, $R_L$ = 300 $\Omega$ , $C_L$ = 50 pF (driver), $C_L$ = 15 pF (receiver) 5-V supply, unterminated <sup>(1)</sup> | 290 | mW | | | | | $\begin{split} &V_{CC}=5.5\text{V},T_{J}=150^{\circ}\text{C},R_{L}=100\Omega,\\ &C_{L}=50\text{pF}(\text{driver}),C_{L}=15\text{pF}(\text{receiver})\\ &5\text{-V}\text{supply},RS\text{-}422\text{load}^{(1)} \end{split}$ | 320 | | | | | | $V_{CC}$ = 5.5V, $T_J$ = 150°C, $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF (driver), $C_L$ = 15 pF (receiver) 5-V supply, RS-485 load <sup>(1)</sup> | 400 | | | T <sub>SD</sub> | Thermal-shutdown junction temperature | | | 170 | °C | <sup>(1)</sup> Driver and receiver enabled, 50% duty cycle square-wave signal at signaling rate: 1 Mbps. #### **APPLICATION INFORMATION** #### **Hot-Plugging** These devices are designed to operate in "hot swap" or "hot pluggable" applications. Key features for hot-pluggable applications are power-up, power-down glitch free operation, default disabled input/output pins, and receiver failsafe. As shown in Figure 9, an internal Power-On Reset circuit keeps the driver outputs in a high-impedance state until the supply voltage has reached a level at which the device will reliably operate. This ensures that no problems will occur on the bus pin outputs as the power supply turns on or turns off. As shown in the device FUNCTION TABLE, the enable inputs have the feature of default disable on both the driver enable and receiver enable. This ensures that the device will neither drive the bus nor report data on the R pin until the associated controller actively drives the enable pins. #### Receiver Failsafe The differential receiver is "failsafe" to invalid bus states caused by open bus conditions such as, a disconnected connector, shorted bus conditions caused by damaged cabling, or idle bus conditions that occur when no driver is actively driving a valid RD-485 bus state on the network. In any of these cases, the differential receiver will output a failsafe HIGH state, so that small noise signals do not cause problems at the receiver output. #### PARAMETER MEASUREMENT INFORMATION Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 nsec, output impedance 50 Ω. Figure 1. Measurement of Driver Differential Output Voltage With Common-Mode Load Figure 2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load Figure 3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays NOTE: D at 3 V to test non-inverting output, D at 0 V to test inverting output. Figure 4. Measurement of Driver Enable and Disable Times With Active High Output and Pulldown Load ### PARAMETER MEASUREMENT INFORMATION (continued) NOTE: D at 0 V to test non-inverting output, D at 3 V to test inverting output. Figure 5. Measurement of Driver Enable and Disable Times With Active-Low Output and Pullup Load Figure 6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays # PARAMETER MEASUREMENT INFORMATION (continued) Figure 7. Measurement of Receiver Enable/Disable Times With Driver Enabled ## PARAMETER MEASUREMENT INFORMATION (continued) Figure 8. 'HVD1781 Measurement of Receiver Enable Times With Driver Disabled ## TYPICAL CHARACTERISTICS **RMS SUPPLY CURRENT SIGNALING RATE** 80 $T_A = 25^{\circ}C$ RE at V<sub>CC</sub> DE at V<sub>CC</sub> 70 $V_{CC} = 5 V$ $R_L = 54 \Omega$ $C_{L} = 50 \, pF$ 60 50 40 $V_{CC} = 3.3 \text{ V}$ 30 20 100 200 300 400 500 600 700 800 900 1000 Signaling Rate - kbps Figure 10. # DIFFERENTIAL OUTPUT VOLTAGE Figure 12. G002 #### TYPICAL CHARACTERISTICS (continued) #### **HVD1780 DIFFERENTIAL OUTPUT AMPLITUDE and TRANSITION TIME** #### 70-V Fault-Protection The SN65HVD17xx family of RS-485 devices is designed to survive bus pin faults up to ±70V. The devices designed for fast signaling rate (10 Mbps) will not survive a bus pin fault with a direct short to voltages above 30V when: - 1. the device is powered on AND - 2a. the driver is enabled (DE=HIGH) AND D=HIGH AND the bus fault is applied to the A pin OR - 2b. the driver is enabled (DE=HIGH) AND D=LOW AND the bus fault is applied to the B pin Under other conditions, the device will survive shorts to bus pin faults up to 70V. Table 1 summarizes the conditions under which the device may be damaged, and the conditions under which the device will not be damaged. **Table 1. Device Conditions** | POWER | DE | D | Α | В | RESULTS | |-------|----|---|-----------------------------|-----------------------------|------------------| | OFF | Х | X | -70V < V <sub>A</sub> < 70V | -70V < V <sub>B</sub> < 70V | Device survives | | ON | LO | Х | -70V < V <sub>A</sub> < 70V | $-70V < V_B < 70V$ | Device survives | | ON | HI | L | -70V < V <sub>A</sub> < 70V | $-70V < V_B < 30V$ | Device survives | | ON | HI | L | -70V < V <sub>A</sub> < 70V | 30V < V <sub>B</sub> | Damage may occur | | ON | HI | Н | -70V < V <sub>A</sub> < 30V | -70V < V <sub>B</sub> < 30V | Device survives | | ON | HI | Н | 30V < V <sub>A</sub> | -70V < V <sub>B</sub> < 30V | Damage may occur | ### **REVISION HISTORY** | Cŀ | nanges from Original (DECEMBER 2007) to Revision A | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed Receiver propagation delay max value From: 50 ns To: 70 ns. | 5 | | • | Changed t <sub>PLZ</sub> , t <sub>PHZ</sub> Receiver disable time From 3000 ns To 100 ns. | 5 | | Cr | nanges from Revision A (JANUARY 2008) to Revision B | Page | | • | Changed the I <sub>OS</sub> Min value From: -150 To: -200 and Max value From: 150 To: 200 | 4 | | Cr | nanges from Revision B (APRIL 2008) to Revision C | Page | | • | Added two new part numbers 1780 and 1782 | | | • | Deleted Features Bullet: Designed for RS-485 and RS-422 Networks | | | • | Changed making it a drio-in upgrade for most devices -to- making them drop-in upgrades in most systems | | | • | Added sentence to the last paragraph of the Description - For applications where operation | 1 | | • | Added 2 more rows to the signaling rate entry - HVD1780, HVD1781 and HVD1782 with MAX signaling rate for each | 3 | | Cr | nanges from Revision C (JULY 2008) to Revision D | Page | | • | Changed Receiver propagation delay max value From: 70 ns To: 80 ns. | 5 | | Cŀ | nanges from Revision D (AUGUST 2008) to Revision E | Page | | • | Changed Bus input current (disabled driver), seperating the condition for the different devices | 4 | | • | Changed HVD1782 Driver differential output rise/fall time for $V_{CC} > 4.5V$ From: MIN = 3ns, MAX = 30ns To: MIN =, TYP = 16ns, MAX = | 5 | | • | Changed HVD1782 Driver propagation delay MAX value From: 50 ns To: 55 ns | 5 | | Cr | nanges from Revision E (SEPTEMBER 2008) to Revision F | Page | | • | Deleted 70-V from the title | 1 | | • | Changed first Features Bullet From: Bus-Pin Fault Protection to > ±70 V To: Bus-Pin Fault Protection to: > ±70 V ('HVD1780, 81); > ±30 V ('HVD1782) | | | • | Deleted text from the first Description paragraph - The internal current-limit circuits allow fault survivability without causing the high bus currents that otherwise might damage external components or power supplies. | 1 | | • | Changed Voltage range at bus pins inthe ABS MAX RATINGS table, adding seperate conditions for the different devices | 3 | | • | Changed From: Voltage input range, transient pulse, A and B, through 100 $\Omega$ in the ABS MAX RATINGS table To: Transient overvoltage pulse through 100 $\Omega$ per TIA-485 | 3 | | • | Changed the HVD1780 Driver differential output rise/fall time, added seperate test conditions and values | 5 | | • | Changed Figure 8 title From: Measurement of Receiver Enable Times With Driver Disabled To: 'HVD1781 Measurement of Receiver Enable Times With Driver Disabled | 10 | | • | Added Figure 13 | | | | ······································ | | 19-Jul-2010 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-------------------------------------------| | SN65HVD1780D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office | | SN65HVD1780DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor<br>or Sales Office | | SN65HVD1780DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | SN65HVD1780DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | SN65HVD1780P | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | Request Free Samples | | SN65HVD1781D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office | | SN65HVD1781DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office | | SN65HVD1781DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | SN65HVD1781DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | SN65HVD1781P | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | Request Free Samples | | SN65HVD1782D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | SN65HVD1782DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | SN65HVD1782DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | SN65HVD1782DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | SN65HVD1782P | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type | Request Free Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. # PACKAGE OPTION ADDENDUM 19-Jul-2010 PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 # TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65HVD1780DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN65HVD1781DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN65HVD1782DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | 7 til difficiono di c mommai | | | | | | | | | |------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | | SN65HVD1780DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | | SN65HVD1781DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | | SN65HVD1782DR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. #### Products Applications Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>