## SN7489 64-BIT RANDOM-ACCESS READ/WRITE MEMORY D1416, DECEMBER 1972-REVISED FEBRUARY 1984 - For Application as a "Scratch Pad" Memory with Nondestructive Read-Out - Fully Decoded Memory Organized as 16 Words of Four Bits Each - Fast Access Time . . . 33 ns Typical - Diode-Clamped, Buffered Inputs - Open-Collector Outputs Provide Wire-AND Capability - Typical Power Dissipation . . . 375 mW - Compatible with Most TTL Circuits #### description This 64-bit active-element memory is a monolithic, high-speed, transistor-transistor logic (TTL) array of 64 flip-flop memory cells organized in a matrix to provide 16 words of four bits each. Each of the 16 words is addressed in straight binary with full on-chip decoding. The buffered memory inputs consist of four address lines, four data inputs, a write enable, and a memory enable for controlling the entry and access of data. The memory has open-collector outputs which may be wired-AND connected to permit expansion up to 4704 words of N-bit length without additional output buffering. Access time is typically 33 annoseconds; power dissipation is typically 375 milliwatts. # FUNCTION TABLE | ME | WE | OPERATION | CONDITION OF OUTPUTS | |----|----|-----------------|-----------------------------| | L | L | Write | Complement of Data Inputs | | L | н | Read | Complement of Selected Word | | Н | L | Inhibit Storage | Complement of Data Inputs | | н | Н, | Do Nothing | High | #### #### logic symbol 5 **3AMs** ### write operation Information present at the data inputs is written into the memory by addressing the desired word and holding both the memory enable and write enable low. Since the internal output of the data input gate is common to the input of the sense amplifier, the sense output will assume the opposite state of the information at the data inputs when the write enable is low. #### read operation The complement of the information which has been written into the memory is nondestructively read out at the four sense outputs. This is accomplished by holding the memory enable low, the write enable high, and selecting the desired address. 5 RAMs ### schematics of inputs and outputs # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 7 V | |----------------------------------------------------|-----| | Input voltage (see Note 1) 5.5 | 5 V | | High-level output voltage, VOH (see Notes 1 and 2) | 5 V | | Operating free-air temperature range | )°C | | Storage temperature range65°C to 150 | °C | - NOTES: 1. Voltage values are with respect to network ground terminal. 2. This is the maximum voltage that should be applied to any output when it is in the off state. ### recommended operating conditions | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------------------|------|-----|------|------| | Supply voltage, VCC | 4.75 | 5 | 5.25 | V | | Width of write-enable pulse, tw | 40 | | | ns | | Setup time, data input with respect to write enable, t <sub>SU</sub> (see Figure 1) | 40 | | | ns | | Hold time, data input with respect to write enable, th (see Figure 1) | 5 | | | ns | | Select input setup time with respect to write enable, t <sub>SU</sub> | 0 | | | ns | | Select input hold time after writing, th (see Figure 1) | 5 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | °C | SN7489 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS† | | MIN TYP‡ | ‡ MAX | UNIT | |-----------------|----------------------------------------|----------------------------------------------------|---------------------------------------------------|----------|-------|------| | VIH | High-level input voltage | | | 2 | | V | | VIL | Low-level input voltage | | | | 0.8 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | lj = -12 mA | | - 1.5 | V | | ЮН | High-level output current | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V | | 20 | μА | | VOL | Low-level output voltage | $V_{CC} = MIN$ , $V_{IH} = 2 V$ , $V_{IL} = 0.8 V$ | I <sub>OL</sub> = 12 mA | | 0.4 | V | | II. | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | 1 | mA | | ΊΗ | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.4 V | | 40 | μА | | T <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0.4 V | | -1.6 | mA | | lcc | Supply current | V <sub>CC</sub> = MAX, | See Note 3 | 75 | 105 | mA | | Со | Off-state output capacitance | V <sub>CC</sub> = 5 V,<br>f = 1 MHz | V <sub>O</sub> = 2.4 V, | 6.5 | | pF | $^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $^{\ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. NOTE 3: I<sub>CC</sub> is measured with the memory enable grounded, all other inputs at 4.5 V, and all outputs open. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ | PARAMETER | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------| | tPLH | Propagation delay time,<br>output from memory en | - 1 | 26 | | | 50 | | | <sup>t</sup> PHL | Propagation delay time,<br>output from memory er | * | C <sub>L</sub> ≈ 30 pF, | | 33 | 50 | ns | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from any address input | | R <sub>L1</sub> = 300 $\Omega$ ,<br>R <sub>L2</sub> = 600 $\Omega$ ,<br>See Figure 1 | | 30 | 60 | | | <sup>t</sup> PHL | Propagation delay time, high-to-low-level output from any address input | | | | 35 | 60 | ns | | tSR | Sense recovery time | Output initially high | | | 39 | 70 | ns | | | after writing | Output initially low | | | 48 | 70 | | ### PARAMETER MEASUREMENT INFORMATION NOTES: A. The input pulse generators have the following characteristics: $t_f \le 10$ ns, $t_f \le 10$ ns, PRR = 1 MHz, $Z_{out} \approx 50 \Omega$ . B. $C_L$ includes probe and jig capacitance. FIGURE 1-SWITCHING CHARACTERISTICS AMs ( ### TYPICAL CHARACTERISTICS 9 RAM