- **Member of the Texas Instruments** Widebus™ Family - **UBT** ™ Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or **Clocked Mode** - Operates From 1.65 V to 3.6 V - Max tpd of 4.4 ns at 3.3 V - ±24-mA Output Drive at 3.3 V - **Simultaneously Generates and Checks Parity** - **Option to Select Generate Parity and Check** or Feed-Through Data/Parity in A-to-B or **B-to-A Directions** - **Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown** Resistors - Latch-Up Performance Exceeds 250 mA Per **JESD 17** - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ### description/ordering information This 18-bit (dual-octal) noninverting registered transceiver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. The SN74ALVCH16901 is a dual 9-bit to dual 9-bit parity transceiver with registers. The device can operate as a feed-through transceiver or it can generate/check parity from the two 8-bit data buses in either direction. The SN74ALVCH16901 features independent clock (CLKAB or CLKBA), latch-enable (LEAB or LEBA), and dual 9-bit clock-enable (CLKENAB or CLKENBA) inputs. It also provides parity-enable (SEL) and parity-select (ODD/EVEN) inputs and separate error-signal (ERRA or ERRB) outputs for checking parity. The direction of data flow is controlled by OEAB and OEBA. When SEL is low, the parity functions are enabled. When SEL is high, the parity functions are disabled, and the device acts as an 18-bit registered transceiver. ### **DGG PACKAGE** (TOP VIEW) | | | U | | | |-------------------|----|---|----|-------------------| | 1CLKENAB | 1 | | 64 | 1CLKENBA | | LEAB [ | 2 | | 63 | LEBA | | CLKAB [ | 3 | | 62 | ] CLKBA | | 1ERRA | 4 | | 61 | 1ERRB | | 1APAR [ | 5 | | 60 | ] 1BPAR | | GND [ | 6 | | 59 | ] GND | | 1A1 [ | 7 | | 58 | ] 1B1 | | 1A2 [ | 8 | | 57 | ] 1B2 | | 1A3 [ | 9 | | 56 | ] 1B3 | | v <sub>cc</sub> [ | 10 | | 55 | ] v <sub>cc</sub> | | 1A4 [ | 11 | | 54 | ] 1B4 | | 1A5 [ | 12 | | 53 | ] 1B5 | | 1A6 [ | 13 | | 52 | ] 1B6 | | GND [ | 14 | | 51 | ] GND | | 1A7 [ | 15 | | 50 | ] 1B7 | | 1A8 [ | 16 | | 49 | ] 1B8 | | 2A1 [ | 17 | | 48 | ] 2B1 | | 2A2 [ | 18 | | 47 | ] 2B2 | | GND [ | 19 | | 46 | ] GND | | 2A3 [ | 20 | | 45 | ] 2B3 | | 2A4 [ | 21 | | 44 | ] 2B4 | | 2A5 [ | 22 | | 43 | ] 2B5 | | v <sub>cc</sub> [ | 23 | | 42 | ] v <sub>cc</sub> | | 2A6 [ | 24 | | 41 | ] 2B6 | | 2A7 [ | 25 | | 40 | ] 2B7 | | 2A8 [ | 26 | | 39 | ] 2B8 | | GND [ | 27 | | 38 | ] GND | | 2APAR [ | 28 | | 37 | ] 2BPAR | | 2ERRA | 29 | | 36 | 2ERRB | | OEAB [ | 30 | | 35 | OEBA | | SEL [ | 31 | | 34 | ODD/EVEN | | 2CLKENAB | 32 | | 33 | 2CLKENBA | ### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|----------------------|---------------|--------------------------|---------------------|--| | -40°C to 85°C | TSSOP – DGG | Tape and reel | SN74ALVCH16901DGGR | ALVCH16901 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus and UBT are trademarks of Texas Instruments ### description/ordering information (continued) To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The A and B I/Os and APAR and BPAR inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. ### **Function Tables** ### **FUNCTION**<sup>†</sup> | | INPUTS | | | | | | | | |---------|--------|------|------------|---|------------------|--|--|--| | CLKENAB | OEAB | LEAB | CLKAB | Α | В | | | | | Х | Н | Χ | Χ | Χ | Z | | | | | Х | L | Н | Χ | L | L | | | | | Х | L | Н | Χ | Н | Н | | | | | Н | L | L | Χ | Χ | в <sub>0</sub> ‡ | | | | | L | L | L | $\uparrow$ | L | L | | | | | L | L | L | $\uparrow$ | Н | Н | | | | | L | L | L | L | Χ | в <sub>0</sub> ‡ | | | | | L | L | L | Н | Χ | В <sub>0</sub> § | | | | <sup>†</sup> A-to-B data flow is shown; B-to-A flow is similar, but uses $\overline{\text{OEBA}}$ , LEBA, and $\overline{\text{CLKENBA}}$ . ### **PARITY ENABLE** | | INPUTS | | OPERATION OF | FUNCTION | | | | | | |-----|--------|------|-------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--| | SEL | OEBA | OEAB | OPERATION OR FUNCTION | | | | | | | | L | Н | L | Parity is checked on port A a | nd is generated on port B. | | | | | | | L | L | Н | Parity is checked on port B a | nd is generated on port A. | | | | | | | L | Н | Н | Parity is checked on port B and port A. | | | | | | | | L | L | L | Parity is generated on port A ar | nd B if device is in FF mode. | | | | | | | Н | L | L | | Q <sub>A</sub> data to B, Q <sub>B</sub> data to A | | | | | | | Н | L | Н | Parity functions are disabled; | Q <sub>B</sub> data to A | | | | | | | Н | Н | L | device acts as a standard<br>18-bit registered transceiver. | Q <sub>A</sub> data to B | | | | | | | Н | Н | Н | | Isolation | | | | | | <sup>‡</sup> Output level before the indicated steady-state input conditions were established <sup>§</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low ## **Function Tables (Continued)** ### **PARITY** | | INPUTS | | | | | | | OUTI | PUTS | | | |-----|--------|------|----------|------------------------------|------------------------------|------|------|-----------------|------|-----------------|------| | SEL | OEBA | OEAB | ODD/EVEN | $\Sigma$ OF INPUTS A1-A8 = H | $\Sigma$ OF INPUTS B1-B8 = H | APAR | BPAR | APAR | ERRA | BPAR | ERRB | | L | Н | L | L | 0, 2, 4, 6, 8 | N/A | L | N/A | N/A | Н | L | Z | | L | Н | L | L | 1, 3, 5, 7 | N/A | L | N/A | N/A | L | Н | Z | | L | Н | L | L | 0, 2, 4, 6, 8 | N/A | Н | N/A | N/A | L | L | Z | | L | Н | L | L | 1, 3, 5, 7 | N/A | Н | N/A | N/A | Н | Н | Z | | L | L | Н | L | N/A | 0, 2, 4, 6, 8 | N/A | L | L | Z | N/A | Н | | L | L | Н | L | N/A | 1, 3, 5, 7 | N/A | L | Н | Z | N/A | L | | L | L | Н | L | N/A | 0, 2, 4, 6, 8 | N/A | Н | L | Z | N/A | L | | L | L | Н | L | N/A | 1, 3, 5, 7 | N/A | Н | Н | Z | N/A | Н | | L | Н | L | Н | 0, 2, 4, 6, 8 | N/A | L | N/A | N/A | L | Н | Z | | L | Н | L | Н | 1, 3, 5, 7 | N/A | L | N/A | N/A | Н | L | Z | | L | Н | L | Н | 0, 2, 4, 6, 8 | N/A | Н | N/A | N/A | Н | Н | Z | | L | Н | L | Н | 1, 3, 5, 7 | N/A | Н | N/A | N/A | L | L | Z | | L | L | Н | Н | N/A | 0, 2, 4, 6, 8 | N/A | L | Н | Z | N/A | L | | L | L | Н | Н | N/A | 1, 3, 5, 7 | N/A | L | L | Z | N/A | Н | | L | L | Н | Н | N/A | 0, 2, 4, 6, 8 | N/A | Н | Н | Z | N/A | Н | | L | L | Н | Н | N/A | 1, 3, 5, 7 | N/A | Н | L | Z | N/A | L | | L | Н | Н | L | 0, 2, 4, 6, 8 | 0, 2, 4, 6, 8 | L | L | Z | Н | Z | Н | | L | Н | Н | L | 1, 3, 5, 7 | 1, 3, 5, 7 | L | L | Z | L | Z | L | | L | Н | Н | L | 0, 2, 4, 6, 8 | 0, 2, 4, 6, 8 | Н | Н | Z | L | Z | L | | L | Н | Н | L | 1, 3, 5, 7 | 1, 3, 5, 7 | Н | Н | Z | Н | Z | Н | | L | Н | Н | Н | 0, 2, 4, 6, 8 | 0, 2, 4, 6, 8 | L | L | Z | L | Z | L | | L | Н | Н | Н | 1, 3, 5, 7 | 1, 3, 5, 7 | L | L | Z | Н | Z | Н | | L | Н | Н | Н | 0, 2, 4, 6, 8 | 0, 2, 4, 6, 8 | Н | Н | Z | Н | Z | Н | | L | Н | Н | Н | 1, 3, 5, 7 | 1, 3, 5, 7 | Н | Н | Z | L | Z | L | | L | L | L | L | N/A | N/A | N/A | N/A | PE† | Z | PE† | Z | | L | L | L | Н | N/A | N/A | N/A | N/A | PO <sup>‡</sup> | Z | PO <sup>‡</sup> | Z | <sup>†</sup> Parity output is set to the level so that the specific bus side is set to even parity. <sup>‡</sup> Parity output is set to the level so that the specific bus side is set to odd parity. ### functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |---------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> : Except I/O ports (see Note 1) | 0.5 V to 4.6 V | | I/O ports (see Notes 1 and 2 | | | Output voltage range, VO (see Notes 1 and 2) | | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, IO | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 3) | 55°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. ## **SN74ALVCH16901 18-BIT UNIVERSAL BUS TRANSCEIVER** WITH PARITY GENERATORS/CHECKERS SCES010F - JULY 1995 - REVISED SEPTEMBER 2004 ## recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |----------------|------------------------------------|----------------------------------------------|------------------------|------------------------|------|--| | Vcc | Supply voltage | | 1.65 | 3.6 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> | | | | | $\vee_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 0.35 × V <sub>CC</sub> | | | | VIL | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | ٧ <sub>I</sub> | Input voltage | | 0 | VCC | V | | | Vo | Output voltage | | 0 | Vcc | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | mA | | | | High-level output current | V <sub>CC</sub> = 2.3 V | | -12 | | | | ЮН | | $V_{CC} = 2.7 \text{ V}$ | | -12 | | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | Lave lavel and out assessed | V <sub>CC</sub> = 2.3 V | | 12 | 4 | | | lOL | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74ALVCH16901 18-BIT UNIVERSAL BUS TRANSCEIVER WITH PARITY GENERATORS/CHECKERS SCES010F - JULY 1995 - REVISED SEPTEMBER 2004 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | TEST CONDITIONS | vcc | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------------|----------------|----------------------------------------------------------------|-----------------|-----------------------|------------------|------|------| | | | $I_{OH} = -100 \mu\text{A}$ | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | 2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 V | 2 | | | | | VOH | | | 2.3 V | 1.7 | | | V | | | | $I_{OH} = -12 \text{ mA}$ | 2.7 V | 2.2 | | | | | | | | 3 V | 2.4 | | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2 | | | | | | | $I_{OL} = 100 \mu\text{A}$ | 1.65 V to 3.6 V | | | 0.2 | | | | | $I_{OL} = 4 \text{ mA}$ | 1.65 V | | | 0.45 | | | ., | | $I_{OL} = 6 \text{ mA}$ | 2.3 V | | | 0.4 | V | | VOL | | 1 40 4 | 2.3 V | | | 0.7 | V | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | | | $I_{OL} = 24 \text{ mA}$ | 3 V | | | 0.55 | | | II | | $V_I = V_{CC}$ or GND | 3.6 V | | | ±5 | μΑ | | | | $V_{I} = 0.58 \text{ V}$ | 1.65 V | 25 | | | | | | | V <sub>I</sub> = 1.07 V | 1.65 V | -25 | | | | | | | $V_I = 0.7 V$ | 2.3 V | 45 | | | | | l <sub>l</sub> (hold) | | $V_{I} = 1.7 \text{ V}$ | 2.3 V | -45 | | | μΑ | | | | $V_{I} = 0.8 V$ | 3 V | 75 | | | | | | | V <sub>I</sub> = 2 V | 3 V | -75 | | | | | | | $V_{I} = 0 \text{ to } 3.6 \text{ V}^{\ddagger}$ | 3.6 V | | | ±500 | | | loz§ | | $V_O = V_{CC}$ or GND | 3.6 V | | | ±10 | μΑ | | Icc | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | | 40 | μΑ | | ΔlCC | | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V | | | 750 | μΑ | | | Control inputs | $V_I = V_{CC}$ or GND | 3.3 V | | 3 | | pF | | C <sub>io</sub> | A or B ports | $V_O = V_{CC}$ or GND | 3.3 V | | 7.5 | | pF | | Co | ERR ports | $V_O = V_{CC}$ or GND | 3.3 V | | 6 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. <sup>&</sup>lt;sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. $<sup>\</sup>mbox{\$}$ For I/O ports, the parameter $\mbox{I}_{\mbox{\scriptsize OZ}}$ includes the input leakage current. # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | VCC = | 1.8 V | V <sub>CC</sub> = | | VCC = | 2.7 V | V <sub>CC</sub> = | | UNIT | |-----------------|------------------------------------|--------------------------------|-------|-------|-------------------|-----|-------|-------|-------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | f <sub>clock</sub> Clock frequency | | | † | | 125 | | 125 | | 125 | MHz | | | Pulse | CLK↑ | † | | 3 | | 3 | | 3 | | | | t <sub>W</sub> | duration | LE high | † | | 3 | | 3 | | 3 | | ns | | | | A, APAR or B, BPAR before CLK↑ | † | | 1.9 | | 2 | | 1.7 | | | | t <sub>su</sub> | Setup time | CLKEN before CLK↑ | † | | 2.1 | | 2.1 | | 1.7 | | ns | | | | A, APAR or B, BPAR before LE↓ | † | | 1.4 | | 1.3 | | 1.2 | | | | | | A, APAR or B, BPAR after CLK↑ | † | | 0.4 | | 0.4 | | 0.5 | | | | th | Hold time | CLKEN after CLK↑ | † | | 0.5 | | 0.5 | | 0.7 | | ns | | | | A, APAR or B, BPAR after LE↓ | † | | 0.9 | · | 1.1 | | 0.9 | | | <sup>†</sup>This information was not available at the time of publication. ## **SN74ALVCH16901 18-BIT UNIVERSAL BUS TRANSCEIVER** WITH PARITY GENERATORS/CHECKERS SCES010F – JULY 1995 – REVISED SEPTEMBER 2004 ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | VCC = | 1.8 V | V <sub>CC</sub> = | | VCC = | 2.7 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|----------------|----------------------------------|-------|-------|-------------------|------|-------|-------|------------------------------------|-----|------| | | (INPUT) | (001P01) | MIN | TYP | MIN | MAX | MIN | MAX | MIN | MAX | | | fmax | | | † | | 125 | | 125 | | 125 | | MHz | | | A D | B or A | | † | 1 | 5.2 | | 4.8 | 1 | 4.4 | | | | A or B | BPAR or APAR | | † | 2 | 8.9 | | 7.6 | 2 | 6.7 | | | | APAR or BPAR | BPAR or APAR | | † | 1 | 5.7 | | 5.2 | 1 | 4.7 | | | | APAR OI BPAR | ERRA or ERRB | | † | 2 | 9.7 | | 8.7 | 2 | 7.5 | | | | ODD/EVEN | ERRA or ERRB | | † | 1.5 | 8.7 | | 7.9 | 1.5 | 6.8 | | | | | BPAR or APAR | | † | 1.5 | 8.3 | | 7.6 | 1.5 | 6.5 | | | | SEL | BPAR or APAR | | † | 1 | 6.1 | | 5.9 | 1 | 5.1 | | | | | A or B | | † | 1 | 6.4 | | 5.8 | 1 | 5.1 | | | <sup>t</sup> pd | CLKAB or CLKBA | BPAR or APAR parity feed through | | † | 1.5 | 7.1 | | 6.3 | 1.5 | 5.6 | ns | | | | BPAR or APAR parity generated | | † | 2.5 | 10.2 | | 8.7 | 2 | 7.7 | | | | | ERRA or ERRB | | † | 2.5 | 10.5 | | 8.9 | 2 | 7.9 | | | | | A or B | | † | 1 | 6 | | 5.5 | 1 | 4.8 | | | | | BPAR or APAR parity feed through | | † | 1.5 | 6.7 | | 6 | 1.5 | 5.3 | | | | LEAB or LEBA | BPAR or APAR parity generated | | † | 2.5 | 9.8 | | 8.3 | 2 | 7.4 | | | | | ERRA or ERRB | | † | 2.5 | 9.9 | | 8.5 | 2 | 7.5 | | | t <sub>en</sub> | OEAB or OEBA | B, BPAR or A,<br>APAR | | † | 1.4 | 6.3 | | 6.1 | 1 | 5.3 | ns | | <sup>t</sup> dis | OEAB or OEBA | B, BPAR or A,<br>APAR | | † | 1.3 | 6.1 | | 5.2 | 1.5 | 4.9 | ns | | t <sub>en</sub> | OEAB or OEBA | ERRA or ERRB | | † | 1.4 | 6.2 | | 5.5 | 1 | 4.9 | ns | | t <sub>dis</sub> | OEAB or OEBA | ERRA or ERRB | | † | 1.3 | 7.3 | | 6.5 | 1 | 5.7 | ns | | t <sub>en</sub> | SEL | ERRA or ERRB | | † | 1.4 | 6.7 | | 6.5 | 1 | 5.5 | ns | | t <sub>dis</sub> | SEL | ERRA or ERRB | | † | 1.3 | 6.4 | | 5.4 | 1.5 | 4.9 | ns | $<sup>\</sup>ensuremath{^{\dagger}}$ This information was not available at the time of publication. ## operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | VCC = 3.3 V | LINUT | | | |-----------------|-------------------|------------------|--------------------------------------------|-------------------------|-------------|-------|------|--| | PARAMETER | | | TEST CONDITIONS | TYP | TYP | TYP | UNIT | | | | Power dissipation | Outputs enabled | 0 50 5 ( 4014) | † | 22 | 27 | 1 | | | C <sub>pd</sub> | capacitance | Outputs disabled | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | † | 5 | 8 | pF | | <sup>†</sup> This information was not available at the time of publication. ### PARAMETER MEASUREMENT INFORMATION | TEST | <b>S</b> 1 | |------------------------------------|-------------------| | <sup>t</sup> pd | Open | | <sup>t</sup> PLZ <sup>/t</sup> PZL | <sup>V</sup> LOAD | | <sup>t</sup> PHZ <sup>/t</sup> PZH | GND | **LOAD CIRCUIT** | V | IN | PUT | V | V | Ć. | 6 | $v_{\!\scriptscriptstyle\Delta}$ | | |-------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|----------------------------------|--| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VΜ | VLOAD | CL | $R_L$ | | | | 1.8 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×VCC | 30 pF | 500 $\Omega$ | 0.15 V | | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | | | 3 V ± 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 $\Omega$ | 0.3 V | | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms 27-Sep-2007 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |--------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 74ALVCH16901DGGRE4 | ACTIVE | TSSOP | DGG | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ALVCH16901DGGRG4 | ACTIVE | TSSOP | DGG | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALVCH16901DGGR | ACTIVE | TSSOP | DGG | 64 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | SN74ALVCH16901DGGR | TSSOP | DGG | 64 | 2000 | 330.0 | 24.4 | 8.4 | 17.3 | 1.7 | 12.0 | 24.0 | Q1 | ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74ALVCH16901DGGR | TSSOP | DGG | 64 | 2000 | 346.0 | 346.0 | 41.0 | ### DGG (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE ### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: ### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated