## SN74AS4374B OCTAL EDGE-TRIGGERED D-TYPE DUAL-RANK FLIP-FLOP WITH 3-STATE OUTPUTS

SDAS109D - APRIL 1989 - REVISED JANUARY 1995

- 3-State Outputs Drive Bus Lines Directly
- Package Options Include Plastic Small-Outline (DW) Packages and Standard Plastic (N) 300-mil DIPs

## description

This 8-bit flip-flop features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight flip-flops of the SN74AS4374B are edge-triggered D-type flip-flops. On the second positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.

(TOP VIEW) 20 1 1D 1Q 19 2D 2Q [ 2 3Q 🛛 3 18 [] 3D 4Q **∏** 4 17**∏** 4D GND [ 5 16 V<sub>CC</sub> 5Q **[**] 6 15 | 5D 6Q **∏** 7 14**∏** 6D 7Q **∏** 8 13**∏** 7D 8Q **1** 9 12 8D OE **1**0 11 CLK

DW OR N PACKAGE

The output-enable  $(\overline{OE})$  input does not affect internal operations of the flip-flops. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN74AS4374B is characterized for operation from 0°C to 70°C.

# FUNCTION TABLE (each flip-flop)

|    | INPUTS     |    | OUTPUT         |
|----|------------|----|----------------|
| OE | CLK        | Dţ | Q              |
| Н  | Х          | Χ  | Z              |
| L  | $\uparrow$ | L  | L              |
| L  | $\uparrow$ | Н  | н              |
| L  | L          | Χ  | Q <sub>0</sub> |

<sup>†</sup> Data presented at the D inputs require two clock cycles to appear at the Q outputs.

SDAS109D - APRIL 1989 - REVISED JANUARY 1995

### logic symbol†



## logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage, V <sub>CC</sub>                                                    | 7 V            |
|------------------------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub>                                                      | 5.5 V          |
| Voltage applied to any output in the high state or power-off state, V <sub>O</sub> | 5.5 V          |
| Operating free-air temperature range, T <sub>A</sub>                               | 0°C to 70°C    |
| Storage temperature range                                                          | -65°C to 150°C |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| VCC             | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH             | High-level input voltage       | 2   |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8 | V    |
| ІОН             | High-level output current      |     |     | -15 | mA   |
| loL             | Low-level output current       |     |     | 48  | mA   |
| TA              | Operating free-air temperature | 0   |     | 70  | °C   |

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## SN74AS4374B OCTAL EDGE-TRIGGERED D-TYPE DUAL-RANK FLIP-FLOP WITH 3-STATE OUTPUTS

SDAS109D - APRIL 1989 - REVISED JANUARY 1995

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS           |                           | MIN | TYP† | MAX  | UNIT |
|------------------|---------------------------|---------------------------|-----|------|------|------|
| VIK              | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$  |     |      | -1.5 | V    |
| Vari             | V <sub>CC</sub> = 4.5 V   | $I_{OH} = -3 \text{ mA}$  | 2.4 | 3.2  |      | V    |
| Voн              |                           | $I_{OH} = -15 \text{ mA}$ | 2   |      |      |      |
| Voi              | V <sub>CC</sub> = 4.5 V   | I <sub>OL</sub> = 32 mA   |     | 0.25 | 0.4  | V    |
| VoL              |                           | $I_{OL} = 48 \text{ mA}$  |     | 0.35 | 0.5  |      |
| I <sub>OZH</sub> | $V_{CC} = 5.5 V,$         | $V_0 = 2.7 \text{ V}$     |     |      | 20   | μΑ   |
| lozL             | $V_{CC} = 5.5 \text{ V},$ | $V_0 = 0.4 V$             |     |      | -20  | μΑ   |
| lį               | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V      |     |      | 0.1  | mA   |
| IH               | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V    |     |      | 20   | μΑ   |
| I <sub>IL</sub>  | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0.5 V    |     |      | -0.2 | mA   |
| I <sub>O</sub> ‡ | $V_{CC} = 5.5 V,$         | V <sub>O</sub> = 2.25 V   | -30 |      | -112 | mA   |
| lcc              | $V_{CC} = 5.5 V$ ,        | OE high                   |     | 100  | 150  | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                 | MIN | MAX | UNIT |
|-----------------|---------------------------------|-----|-----|------|
| fclock          | Clock frequency                 | 0   | 125 | MHz  |
| t <sub>W</sub>  | Pulse duration, CLK high or low | 4   |     | ns   |
| t <sub>su</sub> | Setup time, data before CLK↑    | 4   |     | ns   |
| t <sub>h</sub>  | Hold time, data after CLK↑      | 1   |     | ns   |

## switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) |     |     | UNIT |
|------------------|-----------------|----------------|-----|-----|------|
|                  |                 |                | MIN | MAX | ]    |
| fmax             |                 |                | 125 |     | MHz  |
| t <sub>PLH</sub> | CLK             |                | 2   | 8   |      |
| <sup>t</sup> PHL | CLK             | Q              | 2   | 8   | ns   |
| <sup>t</sup> PZH | <del></del>     |                | 1.5 | 6   |      |
| t <sub>PZL</sub> | ŌĒ              | Q              | 2.5 | 8   | ns   |
| <sup>t</sup> PHZ | ŌĒ              | Q              | 2   | 6.5 | ns   |
| t <sub>PLZ</sub> |                 |                | 2.5 | 7   | 1115 |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los.

#### PARAMETER MEASUREMENT INFORMATION



1.3 V 1.3 V Output VOL **tPHL** VOH Out-of-Phase 1.3 V 1.3 V Output VOL

> **VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES**



**ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2 ns.  $t_f \leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated