SCBS021D - FEBRUARY 1989 - REVISED NOVEMBER 1993 - State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CC7</sub> - ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - 3-State Buffer-Type Outputs Drive Bus Lines Directly - Package Options Include Plastic Small-Outline (DW) Packages and Standard Plastic 300-mil DIPs (NT) #### description This 10-bit bus-interface flip-flop features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers. (TOP VIEW) 24 🛮 V<sub>CC</sub> <u>OE</u> 1D **1**2 23 T 1Q 22 2Q 2D 🛮 3 3D **∏**4 21 3Q 4D ∏ 5 20 ¶ 4Q 5D **1**6 19**∏** 5Q 6D **∏** 7 18 **∏** 6Q 7D **∏**8 17 7Q 8D **∏** 9 16∏8Q 15**∏** 9Q 9D 10 10D **∏** 11 14**∏** 10Q 13 CLK GND [ DW OR NT PACKAGE The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs will be true to the data (D) inputs. A buffered output-enable (OE) input can be used to place the ten outputs in either a normal logic state (high or low) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. The output enable $(\overline{OE})$ does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The SN74BCT29821 is characterized for operation from 0°C to 70°C. ### FUNCTION TABLE (each flip-flop) | INPUTS | | | OUTPUT | |--------|------------|---|----------------| | OE | CLK | D | Q | | L | <b>↑</b> | Н | Н | | L | $\uparrow$ | L | L | | L | H or L | Χ | Q <sub>0</sub> | | Н | X | Χ | Z | #### logic symbol† #### OE ΕN 13 CLK > C1 2 23 1D 1D **1Q** 22 3 2D 2Q 4 21 3D **3Q** 5 20 4D **4Q** 6 19 5Q 5D 7 18 6D 6Q 8 17 7D 7Q 9 16 8D 8Q 10 15 9D 9Q 11 14 10D 10Q #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------------------------|--------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the disabled or power-off state, V <sub>O</sub> | | | Voltage range applied to any output in the high state, V <sub>O</sub> | 0.5 V to V <sub>CC</sub> | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –30 mA | | Current into any output in the low state, I <sub>O</sub> | 96 mA | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |----------|--------------------------------|-----|-----|-----|------| | VCC | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | 0.8 | V | | ΙΙΚ | Input clamp current | | | -18 | mA | | ІОН | High-level output current | | | -24 | mA | | loL | Low-level output current | | | 48 | mA | | TA | Operating free-air temperature | 0 | | 70 | °C | <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------------|-----------------------------------------|-----|------------------|------|------| | VIK | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | V | | Vau | V <sub>CC</sub> = 4.5 V | $I_{OH} = -15 \text{ mA}$ | 2.4 | 3.3 | | V | | Voн | | $I_{OH} = -24 \text{ mA}$ | 2 | | | V | | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V},$ | I <sub>OL</sub> = 48 mA | | 0.42 | 0.55 | V | | Ι <sub>Ι</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | mA | | IIH | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | -10 | | -75 | μΑ | | I <sub>IL</sub> | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.5 V | | | -0.2 | mA | | los <sup>‡</sup> | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0 | -75 | | -250 | mA | | lozh | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.7 V | | | 20 | μΑ | | lozL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | -20 | μΑ | | ICCL | $V_{CC} = 5.5 V,$ | Outputs open | | 25 | 35 | mA | | Іссн | $V_{CC} = 5.5 \text{ V},$ | Outputs open | | 6 | 10 | mA | | ICCZ | $V_{CC} = 5.5 V,$ | Outputs open | | 2 | 6 | mA | | C <sub>i</sub> | $V_{CC} = 5 V$ , | $V_1 = 2.5 \text{ V or } 0.5 \text{ V}$ | | 5.5 | | pF | | Co | $V_{CC} = 5 V$ , | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$ | | 7 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | MIN | MAX | UNIT | |------------------------------------------------|------------------------------|-------------|-------------------------------------------------|-----|-----|-----|------| | | | | MIN | MAX | | | | | f <sub>clock</sub> Clock frequency | | 0 | 125 | 0 | 125 | MHz | | | t <sub>W</sub> Pulse duration, CLK high or low | | 7 | | 7 | | ns | | | t <sub>su</sub> | Setup time, data before CLK↑ | High or low | 7 | | 7 | | ns | | th | Hold time, data after CLK↑ | High or low | 1 | | 1 | | ns | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Note 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | MIN | MAX | UNIT | |------------------|-----------------|----------------|-------------------------------------------------|-----|-----|-----|-----|------| | | | | MIN | TYP | MAX | | | | | f <sub>max</sub> | | | 125 | | | 125 | | MHz | | <sup>t</sup> PLH | CLK | Q | 1.5 | 7.5 | 10 | 1.5 | 12 | ns | | <sup>t</sup> PHL | | y | 1.5 | 6.5 | 9 | 1.5 | 10 | 115 | | <sup>t</sup> PZH | ŌĒ | Q | 2 | 7.5 | 10 | 2 | 12 | ns | | tPZL | | ά | 2 | 9 | 12 | 2 | 13 | 115 | | <sup>t</sup> PHZ | ŌĒ | Q | 2 | 5 | 7 | 2 | 8 | ns | | <sup>t</sup> PLZ | | 3 | 2 | 5 | 7 | 2 | 8 | 115 | NOTE 2: Load circuits and voltage waveforms are shown in Section 1. <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated