www.ti.com SCES285E-OCTOBER 1999-REVISED APRIL 2005 #### **FEATURES** - OEC<sup>™</sup> Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference - Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels - GTLP-to-LVTTL 1-to-6 Fanout Driver - LVTTL-to-GTLP 1-to-2 Fanout Driver - LVTTL Interfaces Are 5-V Tolerant - Medium-Drive GTLP Outputs (50 mA) - Reduced-Drive LVTTL Outputs (-12 mA/12 mA) - Variable Edge-Rate Control (ERC) Input Selects GTLP Rise and Fall Times for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion - Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) # DGV, DW, OR PW PACKAGE (TOP VIEW) #### **DESCRIPTION/ORDERING INFORMATION** The SN74GTLP817 is a medium-drive fanout driver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP reduced output swing (<1 V), reduced input threshold levels, improved differential input, and OEC<sup>TM</sup> circuitry. The improved GTLP OEC circuitry minimizes bus settling time and has been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19 $\Omega$ . BO1 and BO2 can be tied together to drive an equivalent load impedance down to 11 $\Omega$ . GTLP is the Texas Instruments (TI<sup>TM</sup>) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLP817 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL ( $V_{TT} = 1.2 \text{ V}$ and $V_{REF} = 0.8 \text{ V}$ ) or GTLP ( $V_{TT} = 1.5 \text{ V}$ and $V_{REF} = 1 \text{ V}$ ) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. $V_{REF}$ is the B-port differential input reference voltage. GNDT is the TTL output ground, while GNDG is the GTLP output ground, and both may be separated from each other for a quieter device. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. OEC, TI are trademarks of Texas Instruments. ## SN74GTLP817 GTLP-TO-LVTTL 1-TO-6 FANOUT DRIVER SCES285E-OCTOBER 1999-REVISED APRIL 2005 ## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)** This device is fully specified for hot-insertion applications using $I_{\text{off}}$ and power-up 3-state. The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. This device features adjustable edge-rate control (ERC). Changing the ERC input voltage between GND and $V_{CC}$ adjusts the B-port output rise and fall times. This allows the designer to optimize system data-transfer rate and signal integrity to the backplane load. ERC automatically is selected to the same speed as alternate source 1-to-6 fanout drivers that use pin 18 for 3.3-V or 5-V $V_{CC}$ . When $V_{CC}$ is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable $(\overline{OE})$ input should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | T <sub>A</sub> | PACK | AGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | | |----------------|---------------------------|--------------------|-----------------------|------------------|--| | | SOIC - DW | Tube | SN74GTLP817DW | GTLP817 | | | -40°C to 85°C | SOIC - DW | Tape and reel | SN74GTLP817DWR | GILPOIT | | | -40°C 10 85°C | TSSOP - PW | Tape and reel | SN74GTLP817PWR | GT817 | | | | TVSOP – DGV Tape and reel | | SN74GTLP817DGVR | GT817 | | <sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTIONAL DESCRIPTION** The SN74GTLP817 is a fanout driver providing LVTTL-to-GTLP translation and GTLP-to-LVTTL translation in the same package. The LVTTL-to-GTLP direction is a 1-to-2 fanout driver with a single output enable (OEAB). The GTLP-to-LVTTL direction is a 1-to-6 fanout driver with a single output enable (OEBA). Data polarity is inverting for both directions. ### **FUNCTION TABLES** #### OUTPUT CONTROL (A TO B) | INF | UTS | OUTPUT | MODE | | |-----|------|--------|----------------------|--| | Al | OEAB | BOn | MODE | | | X | Н | Z | Isolation | | | Н | L | L | Invested transparent | | | L | L | Н | Inverted transparent | | ### OUTPUT CONTROL (B TO A) | INF | PUTS | OUTPUT | MODE | |-----|------|--------|----------------------| | ВІ | OEBA | AOn | MODE | | Х | Н | Z | Isolation | | Н | L | L | Inverted transparent | | L | L | Н | Inverted transparent | ### **B-PORT EDGE-RATE CONTROL (ERC)** | INI | PUT ERC | OUTPUT | |----------------|--------------------|---------------------| | LOGIC<br>LEVEL | NOMINAL<br>VOLTAGE | B-PORT<br>EDGE RATE | | Н | V <sub>CC</sub> | Slow | | L | GND | Fast | ## **LOGIC DIAGRAM (POSITIVE LOGIC)** ## SN74GTLP817 GTLP-TO-LVTTL 1-TO-6 FANOUT DRIVER SCES285E-OCTOBER 1999-REVISED APRIL 2005 ## **Absolute Maximum Ratings**(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |---------------------------------------|--------------------------------------------------------|------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage range | -0.5 | 4.6 | V | | | V <sub>GNDG</sub> - V <sub>GNDT</sub> | Ground dc voltage difference | | | 0.3 | V | | V | Input valtage range (2) | Al port and control inputs | -0.5 | 7 | V | | V <sub>I</sub> | Input voltage range (2) | BI port and V <sub>REF</sub> | -0.5 | 4.6 | V | | \/ | Voltage range applied to any output in the | AO port | -0.5 | 7 | V | | Vo | high-impedance or power-off state (2) | BO port | -0.5 | 4.6 | V | | Io | Owner of the annual densities the level of the | AO port | | 24 | ^ | | | Current into any output in the low state | BO port | | 100 | mA | | Io | Current into any A output in the high state (3) | | | 24 | mA | | | Continuous current through each V <sub>CC</sub> or GNE | ) | | ±100 | mA | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | | | DGV package | | 86 | | | $\theta_{JA}$ | Package thermal impedance <sup>(4)</sup> | DW package | | 46 | °C/W | | | PW package | | | 88 | | | T <sub>stg</sub> | Storage temperature range | · | -65 | 150 | °C | Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. (3) This current flows only when the output is in the high state and V<sub>O</sub> > V<sub>CC</sub>. (4) The package thermal impedance is calculated in accordance with JESD 51-7. SCES285E-OCTOBER 1999-REVISED APRIL 2005 # Recommended Operating Conditions (1)(2)(3)(4) | | | | MIN | NOM | MAX | UNIT | | |--------------------------|------------------------------------|-------------------|-------------------------|-----------------|-------------------------|------|--| | V <sub>CC</sub> | Supply voltage | | 3.15 | 3.3 | 3.45 | V | | | V | Tormination valtage | GTL | 1.14 | 1.2 | 1.26 | V | | | V <sub>TT</sub> | Termination voltage | GTLP | 1.35 | 1.5 | 1.65 | V | | | V | Deference voltege | GTL | 0.74 | 0.8 | 0.87 | V | | | $V_{REF}$ | Reference voltage | GTLP | 0.87 | 1 | 1.1 | V | | | V | lanut valtage | ВІ | | | V <sub>TT</sub> | V | | | V <sub>I</sub> | Input voltage | AI, <del>OE</del> | | V <sub>CC</sub> | 5.5 | V | | | V <sub>IH</sub> F | | ВІ | V <sub>REF</sub> + 0.05 | | | | | | | High-level input voltage | ERC | V <sub>CC</sub> - 0.6 | V <sub>CC</sub> | 5.5 | V | | | | | AI, <del>OE</del> | 2 | | | | | | | | ВІ | | | V <sub>REF</sub> – 0.05 | | | | V <sub>IL</sub> | Low-level input voltage | ERC | | GND | 0.6 | V | | | | | AI, <del>OE</del> | | | 8.0 | | | | I <sub>IK</sub> | Input clamp current | · | | | -18 | mA | | | I <sub>OH</sub> | High-level output current | AO port | | | -12 | mA | | | | Low lovel output ourrent | AO port | | | 12 | A | | | l <sub>OL</sub> | Low-level output current | BO port | | | 50 | mA | | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | | 10 | ns/V | | | $\Delta t/\Delta V_{CC}$ | Power-up ramp rate | | 20 | | | μs/V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | | 85 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. (2) Normal connection sequence is GND first and V<sub>CC</sub> = 3.3 V, I/O, control inputs, V<sub>TT</sub>, V<sub>REF</sub> (any order) last. (3) V<sub>TT</sub> and R<sub>TT</sub> can be adjusted to accommodate backplane impedances if the dc recommended I<sub>OL</sub> ratings are not exceeded. (4) V<sub>REF</sub> can be adjusted to optimize noise margins, but normally is two-thirds V<sub>TT</sub>. SCES285E-OCTOBER 1999-REVISED APRIL 2005 #### **Electrical Characteristics** over recommended operating free-air temperature range for GTLP (unless otherwise noted) | PARAMETER | | TEST CONDITION | NS | MIN TYP(1) | MAX | UNIT | | |-----------------------|-------------------------------|------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|------|------|--| | V <sub>IK</sub> | | V <sub>CC</sub> = 3.15 V, | I <sub>I</sub> = -18 mA | | -1.2 | V | | | | | V <sub>CC</sub> = 3.15 V to 3.45 V, | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> - 0.2 | | | | | ., | | | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> - 0.2 | | V | | | V <sub>OH</sub> | AO port | V <sub>CC</sub> = 3.15 V | $I_{OH} = -6 \text{ mA}$ | 2.4 | | V | | | | | | $I_{OH} = -12 \text{ mA}$ | 2.2 | | | | | | | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | $I_{OL} = 100 \mu A$ | | 0.2 | | | | | AO nort | | I <sub>OL</sub> = 100 μA | | 0.2 | | | | | AO port | V <sub>CC</sub> = 3.15 V | I <sub>OL</sub> = 6 mA | | 0.4 | | | | $V_{OL}$ | | | I <sub>OL</sub> = 12 mA | | 0.5 | V | | | | | | I <sub>OL</sub> = 100 μA | | 0.2 | | | | | BO port | V <sub>CC</sub> = 3.15 V | I <sub>OL</sub> = 40 mA | 0. | | | | | | | | $I_{OL} = 50 \text{ mA}$ | | 0.55 | | | | I | BI, AI, $\overline{OE}$ , ERC | V <sub>CC</sub> = 3.45 V, | V <sub>I</sub> = 0 or 5.5 V | | ±5 | μΑ | | | | AO port | V 2.45 V | $V_O = V_{CC}$ | | 10 | ^ | | | I <sub>OZH</sub> | BO port | V <sub>CC</sub> = 3.45 V | V <sub>O</sub> = 1.5 V | 5 | | μΑ | | | | AO port | V 2.45 V | V <sub>O</sub> = GND | | -10 | ^ | | | I <sub>OZL</sub> | BO port | V <sub>CC</sub> = 3.45 V | V <sub>O</sub> = 5.5 V | | -5 | μΑ | | | | | $V_{CC} = 3.45 \text{ V}, I_{C} = 0,$ | Outputs high | | 10 | | | | I <sub>CC</sub> | AO or BO port | $V_{I}$ (Al or control input) = $V_{CC}$ or GND, | Outputs low | | 10 | mA | | | | | $V_I$ (BI input) = $V_{TT}$ or GND | Outputs disabled | 10 | | | | | $\Delta I_{CC}^{(2)}$ | AI, ŌĒ | $V_{CC}$ = 3.45 V, One A-port or control input Other A-port or control inputs at $V_{CC}$ or G | | 1 | mA | | | | _ | AI, OE, ERC | $V_I = V_{CC}$ or 0 | | 4 | 4.4 | | | | C <sub>i</sub> | ВІ | $V_I = V_{TT}$ or 0 | | 3.5 3.9 | | pF | | | _ | AO port | V <sub>O</sub> = V <sub>CC</sub> or 0 | | 4 | 4.5 | ~F | | | C <sub>o</sub> | BO port | $V_O = V_{TT}$ or 0 | | 5 | 5.4 | pF | | ## **Hot-Insertion Specifications for A Port** over recommended operating free-air temperature range | PARAMETER | | TEST CONDITIONS | | MIN | MAX | UNIT | |-------------------|-----------------------------------------|-------------------------------|-------------------|-----|-----|------| | I <sub>off</sub> | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 5.5 V | | | 10 | μΑ | | l <sub>OZPU</sub> | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to 3 V},$ | <del>OE</del> = 0 | | ±30 | μΑ | | I <sub>OZPD</sub> | $V_{CC} = 1.5 \text{ V to } 0,$ | $V_0 = 0.5 \text{ V to 3 V},$ | <del>OE</del> = 0 | | ±30 | μΑ | ### **Hot-Insertion Specifications for B Port** over recommended operating free-air temperature range | PARAMETER | | TEST CONDITIONS | | MIN | MAX | UNIT | |-------------------|-----------------------------------------|------------------------------------------|---------------------|-----|-----|------| | I <sub>off</sub> | $V_{CC} = 0$ , | $V_1$ or $V_0 = 0$ to 1.5 V | | | 10 | μΑ | | I <sub>OZPU</sub> | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to } 1.5 \text{ V},$ | $\overline{OE} = 0$ | | ±30 | μΑ | | I <sub>OZPD</sub> | $V_{CC} = 1.5 \text{ V to } 0,$ | $V_O = 0.5 \text{ V to } 1.5 \text{ V},$ | <del>OE</del> = 0 | | ±30 | μΑ | <sup>(1)</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . (2) This is the increase in supply current for each input that is at the specified LVTTL voltage level, rather than $V_{CC}$ or GND. SCES285E-OCTOBER 1999-REVISED APRIL 2005 ## **Switching Characteristics** over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | EDGE RATE <sup>(1)</sup> | MIN TYF | P <sup>(2)</sup> MAX | UNIT | | |------------------|--------------------------------------------------|--------------------|--------------------------|------------|----------------------|------|--| | t <sub>PLH</sub> | Al | ВО | Slow | 3 | 6 | 20 | | | t <sub>PHL</sub> | Al | ВО | Slow | 1.8 | 4.7 | ns | | | t <sub>PLH</sub> | Al | ВО | Fast | 2 | 5 | ns | | | t <sub>PHL</sub> | Al | ВО | i asi | 1.5 | 4.2 | 115 | | | t <sub>en</sub> | <del>OEAB</del> | ВО | Slow | 3 | 6.1 | 20 | | | t <sub>dis</sub> | OEAB | ВО | Slow | 2 | 4.7 | ns | | | t <sub>en</sub> | <del>OEAB</del> | ВО | Fast | 2.1 | 6 | no | | | t <sub>dis</sub> | OEAB | ВО | Fasi | 1.5 | 4.7 | ns | | | | Pigo timo P quito | uto (200/ to 900/) | Slow | 2.5<br>1.4 | | 20 | | | t <sub>r</sub> | Rise time, b outp | uts (20% to 80%) | Fast | | | ns | | | 4 | Fall time P outp | uto (909/ to 209/) | Slow | | 1.7 | 200 | | | lf . | t <sub>f</sub> Fall time, B outputs (80% to 20%) | | Fast | 1 | | ns | | | t <sub>PLH</sub> | BI | AO | | 2.3 | 6 | ne | | | t <sub>PHL</sub> | ы | AO | | 1.9 | 4.7 | ns | | | t <sub>en</sub> | <u>OEBA</u> | AO | | 1.1 | 6.3 | ne | | | t <sub>dis</sub> | OLDA | AO | | 1.2 | 5 | ns | | Slow (ERC = $V_{CC}$ ) and Fast (ERC = GND) All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\approx$ 10 MHz, $Z_O = 50~\Omega$ , $t_r \approx 2$ ns, $t_f \approx 2$ ns. - D. The outputs are measured one at a time, with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms ## **Distributed-Load Backplane Switching Characteristics** The preceding switching characteristics table shows the switching characteristics of the device into a lumped load (Figure 1). However, the designer's backplane application probably is a distributed load. The physical representation is shown in Figure 2. This backplane, or distributed load, can be approximated closely to a resistor inductance capacitance (RLC) circuit, as shown in Figure 3. This device has been designed for optimum performance in this RLC circuit. The following switching characteristics table shows the switching characteristics of the device into the RLC load, to help the designer better understand the performance of the GTLP device in this typical backplane. See www.ti.com/sc/gtlp for more information. Figure 2. Medium-Drive Test Backplane Figure 3. Medium-Drive RLC Network ## SN74GTLP817 **GTLP-TO-LVTTL 1-TO-6 FANOUT DRIVER** ## **Switching Characteristics** over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | EDGE RATE <sup>(1)</sup> | TYP <sup>(2)</sup> | UNIT | |------------------|-----------------------------------|--------------------|--------------------------|--------------------|------| | t <sub>PLH</sub> | Al | ВО | Slow | 4.4 | 20 | | t <sub>PHL</sub> | Al | ВО | Slow | 4.4 | ns | | t <sub>PLH</sub> | Al | ВО | Fast | 3.2 | 20 | | t <sub>PHL</sub> | Al | ВО | Fasi | 3.2 | ns | | t <sub>en</sub> | <u>OEAB</u> | ВО | Slow | 4 | 20 | | t <sub>dis</sub> | OEAD | ВО | Slow | 4.4 | ns | | t <sub>en</sub> | <u>OEAB</u> | ВО | Fast | 2.9 | 20 | | t <sub>dis</sub> | OEAB | ВО | Fasi | 3.1 | ns | | | Diag time David | (200) += 000() | Slow | 1.8 | | | t <sub>r</sub> | Rise time, B outputs (20% to 80%) | | Fast | 1 | ns | | | Fall time. Doute | uto (000/ to 200/) | Slow | 2 | 20 | | t <sub>f</sub> | Fall time, B outp | Fast | 1.6 | ns | | | | | | | | | <sup>(1)</sup> Slow (ERC = $V_{CC}$ ) and Fast (ERC = GND) (2) All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. All values are derived from TI-SPICE models. 20-Aug-2011 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | SN74GTLP817PW | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74GTLP817PWE4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74GTLP817PWG4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74GTLP817PWR | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74GTLP817PWRE4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74GTLP817PWRG4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## PACKAGE OPTION ADDENDUM 20-Aug-2011 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 ## TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74GTLP817PWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74GTLP817PWR | TSSOP | PW | 24 | 2000 | 367.0 | 367.0 | 38.0 | PW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | roducts | | Applications | |---------|--------------|--------------| | | ti aaaa/adia | A | Pr Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> www.ti-rfid.com