- Operating Voltage Range of 4.5 V to 5.5 V
- Low Power Consumption, 80-μA Max I<sub>CC</sub>
- Typical t<sub>pd</sub> = 12 ns
- ±6-mA Output Drive at 5 V
- Low Input Current of 1 μA Max
- Inputs Are TTL-Voltage Compatible

SN54HCT652...JT OR W PACKAGE SN74HCT652...DW OR NT PACKAGE (TOP VIEW)



- Independent Registers and Enables for A and B Buses
- Multiplexed Real-Time and Stored Data
- True Data Paths
- High-Current 3-State Outputs Can Drive Up To 15 LSTTL Loads



NC - No internal connection

### description/ordering information

The 'HCT652 devices consist of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Output-enable (OEAB and  $\overline{OEBA}$ ) inputs are provided to control the transceiver functions. Select-control (SAB and SBA) inputs are provided to select real-time or stored data transfer. A low input level selects real-time data; a high input level selects stored data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with these devices.

#### ORDERING INFORMATION

| TA             | PACKAGE <sup>†</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>Marking |
|----------------|----------------------|---------------|--------------------------|---------------------|
|                | PDIP – NT            | Tube          | SN74HCT652NT             | SN74HCT652NT        |
| –40°C to 85°C  | SOIC - DW            | Tube          | SN74HCT652DW             | HCT652              |
|                | 30IC - DW            | Tape and reel | SN74HCT652DWR            | HC1032              |
|                | CDIP – JT            | Tube          | SNJ54HCT652JT            | SNJ54HCT652JT       |
| –55°C to 125°C | CFP – W              | Tube          | SNJ54HCT652W             | SNJ54HCT652W        |
|                | LCCC – FK            | Tube          | SNJ54HCT652FK            | SNJ54HCT652FK       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## SN54HCT652, SN74HCT652 **OCTAL BUS TRANSCEIVERS AND REGISTERS** WITH 3-STATE OUTPUTS

SCLS179D - MARCH 1984 - REVISED MARCH 2003

### description/ordering information (continued)

Data on the A or B data bus, or both, can be stored in the internal D-type flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) terminals, regardless of the select- or output-control terminals. When SAB and SBA are in the real-time transfer mode, it is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last state.

To ensure the high-impedance state during power up or power down, OEBA should be tied to V<sub>CC</sub> through a pullup resistor and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

#### **FUNCTION TABLE**

|      |      | INPU <sup>-</sup> | rs         |     |     | DATA                     | ∆ I/O†                   | OPERATION OR FUNCTION                             |
|------|------|-------------------|------------|-----|-----|--------------------------|--------------------------|---------------------------------------------------|
| OEAB | OEBA | CLKAB             | CLKBA      | SAB | SBA | A1-A8                    | B1-B8                    | OPERATION OR FUNCTION                             |
| L    | Н    | H or L            | H or L     | Х   | Х   | Input                    | Input                    | Isolation                                         |
| L    | Н    | $\uparrow$        | $\uparrow$ | X   | X   | Input                    | Input                    | Store A and B data                                |
| Х    | Н    | 1                 | H or L     | Х   | Х   | Input                    | Unspecified <sup>‡</sup> | Store A, hold B                                   |
| Н    | Н    | $\uparrow$        | $\uparrow$ | X‡  | X   | Input                    | Output                   | Store A in both registers                         |
| L    | Х    | H or L            | 1          | Х   | Х   | Unspecified <sup>‡</sup> | Input                    | Hold A, store B                                   |
| L    | L    | <b>↑</b>          | 1          | X   | χ‡  | Output                   | Input                    | Store B in both registers                         |
| L    | L    | Χ                 | Х          | Х   | L   | Output                   | Input                    | Real-time B data to A bus                         |
| L    | L    | Χ                 | H or L     | X   | Н   | Output                   | Input                    | Stored B data to A bus                            |
| Н    | Н    | Х                 | Х          | L   | Х   | Input                    | Output                   | Real-time A data to B bus                         |
| Н    | Н    | H or L            | Χ          | Н   | X   | Input                    | Output                   | Stored A data to B bus                            |
| Н    | L    | H or L            | H or L     | Н   | Н   | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |

<sup>†</sup> The data-output functions can be enabled or disabled by a variety of level combinations at OEAB or OEBA. Data-input functions always are enabled; i.e., data at the bus terminals is stored on every low-to-high transition on the clock inputs.



<sup>‡</sup> Select control = L: clocks can occur simultaneously.

Select control = H: clocks must be staggered to load both registers.



Pin numbers shown are for the DW, JT, NT, and W packages.

Figure 1. Bus-Management Functions



### logic diagram (positive logic)



Pin numbers shown are for the DW, JT, NT, and W packages.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                                       | –0.5 V to 7 V |
|-------------------------------------------------------------------------------------------------------------|---------------|
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA        |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) (see Note 1)                                 | ±20 mA        |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                                  | ±35 mA        |
| Continuous current through V <sub>CC</sub> or GND                                                           | ±70 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DW package                                         | 46°C/W        |
| (see Note 3): NT package                                                                                    |               |
| Storage temperature range, T <sub>stg</sub>                                                                 |               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-3.



### recommended operating conditions (see Note 4)

|                |                                       |                                  | SN  | 54HCT6 | 52  | SN  | 74HCT6 | 52  | UNIT |
|----------------|---------------------------------------|----------------------------------|-----|--------|-----|-----|--------|-----|------|
|                |                                       |                                  | MIN | NOM    | MAX | MIN | NOM    | MAX | UNIT |
| Vcc            | Supply voltage                        |                                  | 4.5 | 5      | 5.5 | 4.5 | 5      | 5.5 | V    |
| VIH            | High-level input voltage              | V <sub>CC</sub> = 4.5 V to 5.5 V | 2   |        | 14  | 2   |        |     | V    |
| VIL            | Low-level input voltage               | V <sub>CC</sub> = 4.5 V to 5.5 V |     | PE.    | 0.8 |     |        | 0.8 | V    |
| VI             | Input voltage                         |                                  | 0   | 7      | VCC | 0   |        | VCC | V    |
| Vo             | Output voltage                        |                                  | 0   | 5      | VCC | 0   |        | VCC | V    |
| t <sub>t</sub> | Input transition (rise and fall) time | _                                | Ó   | 7      | 500 |     |        | 500 | ns   |
| TA             | Operating free-air temperature        |                                  | -55 |        | 125 | -40 | •      | 85  | °C   |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DA.   | RAMETER        | TEST CO                                                              | NDITIONS                 | V                 | Т    | A = 25°C | ;    | SN54H | CT652 | SN74H | CT652 | UNIT |
|-------|----------------|----------------------------------------------------------------------|--------------------------|-------------------|------|----------|------|-------|-------|-------|-------|------|
| PA    | RAWEIER        | 1231 00                                                              | NDITIONS                 | vcc               | MIN  | TYP      | MAX  | MIN   | MAX   | MIN   | MAX   | UNII |
| Vон   |                | VI = VIH or VIL                                                      | $I_{OH} = -20  \mu A$    | 4.5 V             | 4.4  | 4.499    |      | 4.4   |       | 4.4   |       | V    |
| VOH   |                | AL = AIH OLAIC                                                       | $I_{OH} = -6 \text{ mA}$ | 4.5 V             | 3.98 | 4.3      |      | 3.7   |       | 3.84  |       | V    |
| Vai   |                | VI = VIH or VIL                                                      | $I_{OL} = 20 \mu A$      | 4.5 V             |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   | V    |
| VOL   |                | AI = AIH OL AIL                                                      | $I_{OL} = 6 \text{ mA}$  | 4.5 V             |      | 0.17     | 0.26 |       | 0.4   |       | 0.33  | V    |
| lj    | Control inputs | $V_I = V_{CC}$ or 0                                                  |                          | 5.5 V             |      | ±0.1     | ±100 |       | ±1000 |       | ±1000 | nA   |
| loz   | A or B         | $V_O = V_{CC}$ or 0,<br>Data = $V_{CC}$ or 0                         |                          | 5.5 V             |      | ±0.01    | ±0.5 | 200   | ±10   |       | ±5    | μΑ   |
| Icc   |                | $V_I = V_{CC}$ or 0,                                                 | I <sub>O</sub> = 0       | 5.5 V             |      |          | 8    | 30,   | 160   |       | 80    | μΑ   |
| ∆lcc† | -              | One input at 0.5 V or 2.4 V,<br>Other inputs at 0 or V <sub>CC</sub> |                          | 5.5 V             |      | 1.4      | 2.4  | Yd    | 3     |       | 2.9   | mA   |
| Ci    | Control inputs |                                                                      |                          | 4.5 V<br>to 5.5 V |      | 3        | 10   |       | 10    |       | 10    | pF   |

<sup>†</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or VCC.

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                                | V     | T <sub>A</sub> = : | 25°C | SN54H | CT652 | SN74H | CT652 | UNIT    |
|-----------------|------------------------------------------------|-------|--------------------|------|-------|-------|-------|-------|---------|
|                 |                                                | VCC   | MIN                | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT    |
| f , ,           | Clock frequency                                | 4.5 V |                    | 25   |       | 17    |       | 20    | MHz     |
| fclock          | Glock frequency                                | 5.5 V |                    | 28   |       | 19    |       | 22    | IVII IZ |
|                 | Pulse duration, CLKBA or CLKAB high or low     | 4.5 V | 20                 |      | 30    | E.    | 25    |       | ns      |
| t <sub>W</sub>  | Pulse duration, CERBA of CERAB high of low     | 5.5 V | 18                 |      | 27    | Q'    | 23    |       | 115     |
|                 |                                                | 4.5 V | 15                 |      | 23    |       | 19    |       |         |
| t <sub>su</sub> | Setup time, A before CLKAB↑ or B before CLKBA↑ | 5.5 V | 14                 |      | 21    |       | 17    |       | ns      |
| <b>.</b>        | Hold time. A offer CLKADA or D offer CLKDAA    | 4.5 V | 5                  |      | 5     |       | 5     |       | ns      |
| th              | n Hold time, A after CLKAB↑ or B after CLKBA↑  |       | 5                  |      | 5     |       | 5     | ·     | 115     |

## SN54HCT652, SN74HCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCLS179D - MARCH 1984 - REVISED MARCH 2003

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 2)

| DADAMETED        | FROM                 | то       | V     | T,  | գ = 25°C | ;   | SN54H | CT652 | SN74H | CT652 | LINUT  |
|------------------|----------------------|----------|-------|-----|----------|-----|-------|-------|-------|-------|--------|
| PARAMETER        | (INPUT)              | (OUTPUT) | VCC   | MIN | TYP      | MAX | MIN   | MAX   | MIN   | MAX   | UNIT   |
| f                |                      |          | 4.5 V | 25  | 35       |     | 17    |       | 20    |       | MHz    |
| f <sub>max</sub> |                      |          | 5.5 V | 28  | 40       |     | 19    |       | 22    |       | IVITIZ |
|                  | CLKBA or CLKAB       | A or B   | 4.5 V |     | 18       | 36  |       | 54    |       | 45    |        |
|                  | CLNDA OI CLNAD       | AUIB     | 5.5 V |     | 16       | 32  |       | 49    |       | 41    |        |
| <b>.</b> .       | A or B               | D or A   | 4.5 V |     | 14       | 27  |       | 41    |       | 34    |        |
| <sup>t</sup> pd  | AUID                 | B or A   | 5.5 V |     | 12       | 24  |       | 37    |       | 31    | ns     |
|                  | 004 045 <sup>†</sup> | A or B   | 4.5 V |     | 20       | 38  | 6     | 57    |       | 48    |        |
|                  | SBA or SAB†          | AUID     | 5.5 V |     | 17       | 34  | 72    | 51    |       | 43    |        |
|                  | <del></del>          | A or B   | 4.5 V |     | 25       | 49  | 0     | 74    |       | 61    |        |
| t <sub>en</sub>  | OEBA or OEAB         | AUIB     | 5.5 V |     | 22       | 44  | Q     | 67    |       | 55    | ns     |
| 4                | OFAR                 | A a. D   | 4.5 V |     | 25       | 49  |       | 74    |       | 61    |        |
| <sup>t</sup> dis | OEBA or OEAB         | A or B   | 5.5 V |     | 22       | 44  |       | 67    |       | 55    | ns     |
|                  |                      | A m. r   | 4.5 V |     | 9        | 12  |       | 18    |       | 15    |        |
| t <sub>t</sub>   |                      | Any      | 5.5 V |     | 7        | 11  |       | 16    |       | 14    | ns     |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 2)

| PARAMETER       | FROM                 | то       | V     | T,  | չ = 25°C | ;   | SN54H | CT652 | SN74H | CT652 | LINIT |
|-----------------|----------------------|----------|-------|-----|----------|-----|-------|-------|-------|-------|-------|
| PARAMETER       | (INPUT)              | (OUTPUT) | VCC   | MIN | TYP      | MAX | MIN   | MAX   | MIN   | MAX   | UNIT  |
|                 | CLKBA or CLKAB       | A or B   | 4.5 V |     | 24       | 53  |       | 80    |       | 66    |       |
|                 | CLNDA OF CLNAD       | AUIB     | 5.5 V |     | 22       | 47  |       | 72    |       | 60    |       |
|                 | A or D               | D or A   | 4.5 V |     | 22       | 44  |       | 70    |       | 55    |       |
| <sup>t</sup> pd | A or B               | B or A   | 5.5 V |     | 20       | 39  |       | 60    |       | 50    | ns    |
|                 | 004 045 <sup>±</sup> | A or D   | 4.5 V |     | 26       | 55  |       | 83    |       | 69    |       |
|                 | SBA or SAB†          | A or B   | 5.5 V |     | 24       | 49  | 2     | 74    |       | 62    |       |
|                 | <del></del>          | A D      | 4.5 V |     | 33       | 66  | 0     | 100   |       | 82    |       |
| <sup>t</sup> en | OEBA or OEAB         | A or B   | 5.5 V |     | 30       | 59  | Q     | 90    |       | 74    | ns    |
|                 |                      | A        | 4.5 V |     | 17       | 42  |       | 63    |       | 53    |       |
| t <sub>t</sub>  |                      | Any      | 5.5 V |     | 14       | 38  |       | 57    |       | 48    | ns    |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

## operating characteristics, T<sub>A</sub> = 25°C

|   |                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|---|-----------------|-------------------------------|-----------------|-----|------|
| Ī | C <sub>pd</sub> | Power dissipation capacitance | No load         | 50  | pF   |

#### PARAMETER MEASUREMENT INFORMATION



| PARAI              | METER          | RL           | CL                    | S1     | S2     |
|--------------------|----------------|--------------|-----------------------|--------|--------|
|                    | tPZH           | 1 <b>k</b> Ω | 50 pF<br>or           | Open   | Closed |
| t <sub>en</sub>    | tPZL           | 1 K22        | 150 pF                | Closed | Open   |
| <b>.</b>           | tPHZ           | <b>1 k</b> Ω | 1 kΩ 50 pF            |        | Closed |
| <sup>t</sup> dis   | tPLZ           | 1 K22        | 30 pr                 | Closed | Open   |
| t <sub>pd</sub> or | t <sub>t</sub> | -            | 50 pF<br>or<br>150 pF | Open   | Open   |





VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES





VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES

VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS

NOTES: A.  $C_L$  includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns.
- D. For clock inputs,  $f_{\text{max}}$  is measured when the input duty cycle is 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLz and tpHz are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tpLH and tpHL are the same as tod.

Figure 1. Load Circuit and Voltage Waveforms







com 18-Sep-2008

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN74HCT652DW     | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HCT652DWE4   | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HCT652DWG4   | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HCT652DWR    | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HCT652DWRE4  | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HCT652DWRG4  | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HCT652NT     | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74HCT652NTE4   | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HCT652DWR | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HCT652DWR | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |

# NT (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Applications |
|--------------|

**Products** Audio www.ti.com/audio **Amplifiers** amplifier.ti.com **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com

www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap

Wireless Connectivity www.ti.com/wirelessconnectivity Automotive and Transportation www.ti.com/automotive www.ti.com/communications Communications and Telecom Computers and Peripherals www.ti.com/computers Consumer Electronics www.ti.com/consumer-apps **Energy and Lighting** www.ti.com/energy Industrial www.ti.com/industrial Medical www.ti.com/medical Security www.ti.com/security

Space, Avionics and Defense www.ti.com/space-avionics-defense Video and Imaging www.ti.com/video

e2e.ti.com

**TI E2E Community**