# SN74LS600A, SN74LS601A, SN74LS603A MEMORY REFRESH CONTROLLERS SDLS001 D2547, JANUARY 1981 - REVISED MARCH 1988 - Controls Refresh Cycle of 4K, 16K, and 64K Dynamic RAMs - Creates Static RAM Appearance - Choice of Transparent, Cycle Steal, or Burst Refresh Modes - 3-State Outputs Drive Bus Lines Directly - Critical Times Are User RC-Programmable to Optimize System Performance FOR CHIP CARRIER INFORMATION CONTACT THE FACTORY #### SELECTION TABLE | DEVICE | DEEDEGU MAGEA | MEMORY SIZE | PIN ASSIGNMENTS | | | | | |---------|--------------------|-------------|-----------------|-------------|-------------------|--|--| | DEVICE | REFRESH MÓDES | | PIN 9 | PIN 17 | PIN 18 | | | | 'LS600A | Transparent, Burst | 4K or 16K | 4K/16K | LATCHED RCO | RESET LATCHED RCO | | | | 'LS601A | Transparent, Burst | 64K | A7 | LATCHED RCQ | RESET LATCHED RCO | | | | 'LS603A | Cycle Steal, Burst | 64K | A7 | READY | RC CYCLE STEAL | | | #### description The 'LS600A, 'LS601A, and 'LS603A memory refresh controllers contain one 8-bit synchronous counter, nine 3-state buffer drivers, four RC-controlled multivibrators, and other control circuitry on a single monolithic chip. These devices are designed to provide RAS-only refresh on 4K, 16K, and 64K dynamic RAMs. The 'LS600A and 'LS601A provide transparent refresh while the 'LS603A provides cycle-steal refresh. In addition, a burst-mode timer is provided to warn the CPU that the maximum allowable refresh time is about to be violated. ## operating modes In the transparent refresh mode ('LS600A or 'LS601A), row-refresh cycles occur only during inactive CPU-memory times. In most cases the entire memory refresh sequence can be completed "transparently" without interrupting CPU operations. During idle CPU-memory periods, the REF REQ pins should be taken high so as many rows as possible can be refreshed. A low from BUSY will signal the CPU to wait until the end of that current row refresh before reinstating operations. If all row addresses have been refreshed before the burst-mode timer expires, the burst-mode timer will reset. If the maximum allowable refresh time of the dynamic RAM is about to be exceeded, the burst mode timer will expire causing the HOLD pin to go low. This signals the CPU that a burst-mode refresh is mandatory and the burst-mode refresh will be accomplished when the CPU takes the REF REQ pins high. To ensure that all rows are refreshed, the address counter is reset to zero whenever the burst-mode timer expires. After the last row has been refreshed, the HOLD pin will return high, and the burst-mode timer will reset. The CPU can then return to normal transparent operation. A LATCHED RCO output pin is also provided on the 'LS600A and 'LS601A to detect when the last row has been refreshed. Upon seeing a RCO from the address counter, the LATCHED RCO output will be set high. This latch is reset by providing a high-going pulse on the RESET LATCHED RCO input. In the cycle-steal refresh mode ('LS603A), refreshing is accomplished by dividing the safe refresh time into equal segments and refreshing one row in each segment. The segment time is programmed via the RC CYCLE STEAL input and will produce a low level on the READY output at the end of each segment period. This indicates to the CPU to suspend operations for one memory cycle for a row refresh. In effect it "steals" one memory cycle from the CPU. After the CPU recognizes the cycle-steal signal from the READY output, it must take both REF REQ pins high. These devices will then refresh one row and return control back to the CPU by taking READY high. The burst-mode timer is also provided to prevent exceeding the maximum allowable refresh time, and operates in the same manner as in the 'LS600A and 'LS601A. In applications where the burst-mode timer is not required, it can be disabled by connecting the RC Burst input to ground. Pin numbers shown are for DW and N packages. # SN74LS603A MEMORY REFRESH CONTROLLERS Pin numbers shown are for DW and N packages. ## PIN FUNCTION TABLE | PIN | PIN NAME | FUNCTIONAL DESCRIPTION | | |--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | BUSY | Active output indicates to the CPU that a refresh cycle is in progress. | | | 16 | HOLD | Active output should be a priority interrupt to the CPU for emergency burst refresh. | | | 15 | RAS | 3-state output row address strobe. | | | 11 | RC RAS HI | Timing node for high-level portion of RAS. See Note 1. | | | 12 | RC RAS LO | Timing node for low-level portion of RAS. See Note 1. | | | 2-8 | A0 thru A6 | 3-state output row address lines. | | | 9 | A7 | MSB row address line for 'LS601A and 'LS603A (64K-bit memory controllers). | | | 9 | 4K/16K | A high input level disables the A5 row address line for 'L\$600A. (The high-level input makes the count chain 5 bits long while the low-level makes the count chain 6 bits long.) | | | 17 | READY | Interrupt to CPU for cycle steal refresh ('LS603A). | | | 17 | LATCHED RCO | Normally high-level, will latch low upon RCO of counter ('LS600A or 'LS601A). | | | 18 | RC CYCLE STEAL | Timing node that controls the READY output ('LS603A). See Note 1. | | | 18 | RESET LATCHED | Normally high-level, when pulsed low the LATCHED RCO output will be reset ('LS600A and | | | | RCO | 'LS601A). | | | 19 | RC BURST | Timing node for burst refresh, See Note 1. | | | 13, | REF REQ1, | High lovel on both him start and antique any refersh Love on either pin inhibits refrech | | | 14 | REF REQ2 | High level on both pins starts and continues row refresh. Low on either pin inhibits | | | 20, 10 | · V <sub>CC</sub> , GND | 5-V power supply and network ground pins. | | NOTE 1: All timing nodes require a resistor to $V_{\mbox{CC}}$ and a capacitor to GND. ## schematics of inputs and outputs ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 2) | . 7 V | |--------------------------------------|--------| | Input voltage | . 7 V | | Off-state output voltage | 5.5 V | | Operating free-air temperature range | o 70°C | | Storage temperature range65°C to | 150°C | NOTE 2: Voltage values are with respect to network ground terminal. ## recommended operating conditions | | | MIN | NOM | MAX | UNIT | | |---------------------------------------------------------------|--------------------------|-----|------|------|-------|--| | Supply voltage, VCC | 4.75 | 5 | 5.25 | V | | | | Ulah laval avenue avenue lav | A, RAS | | | -2.6 | mΑ | | | High-level output current, IOH | All others | | | -400 | μА | | | Low-level output current, Inc | A, RAS | | | 24 | 1 | | | cow-level onthot content, IOF | All others | | | 8 | ⊢ MA | | | Duration or RAS output pulse† | High, tSHSL | 75 | | | ns | | | Daration of hA3 output puise | Low, tSLSH | 75 | | | 7 ''3 | | | Duration of RESET LATCHED RCO po | ulse, t <sub>RHRL</sub> | 35 | | | ns | | | Duration of REF REQ pulse during CYCLE STEAL operation, tQHQL | | 20 | | | ns | | | External timing resistor, Rext | RC RAS LO, RC RAS HI | 1 | | 6 | kΩ | | | External timing resistor, next | RC BURST, RC CYCLE STEAL | 1 | | 1000 | 7 ,,, | | | Operating free-air temperature, TA | | 0 | | 70 | °C | | $<sup>^{\</sup>dagger}$ Maximum operating frequency for the address counter corresponds to its minimum period, which is the sum of $t_{W(RAS-H)}$ min and $t_{W(RAS-L)}$ min. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | |-----------|------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|------------|--------------|--------------------|---------------------------------------| | ViH | High-level input volta | ige | | | 2 | | | V | | VIL | Low-level input volta | ge | | | | | 0.8 | V _ | | Vік | Input clamp voltage | | V <sub>CC</sub> = 4.75 V, I <sub>I</sub> | = -1.8 mA | | | -1.5 | V | | Voн | High-level output<br>voltage | A,RAS | $V_{CC} = 4.75 \text{ V},$ $V_{IH} = 2 \text{ V},$ $V_{IL} = 0.8 \text{ V}$ | I <sub>OH</sub> = -2.6 mA<br>I <sub>OH</sub> = -400 μA | 2.4<br>2.7 | 2.9<br>3.1 | | ٧ | | | Low-level output | A, RAS | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 12 mA<br>I <sub>OL</sub> = 24 mA | | 0.25 | 0.4<br>0.5 | | | VOL | voltage | All Others | $V_{IH} = 2 V$ ,<br>$V_{IL} = 0.8 V$ | IOL = 4 mA | | 0.25<br>0.35 | 0. <b>4</b><br>0.5 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | lozн | Off-state output<br>current, high-level<br>voltage applied | A. RAS | V <sub>CC</sub> = 5.25 V | V <sub>O</sub> = 2.7 V | | | 20 | μА | | lozt | Off-state output<br>current, low-level<br>voltage applied | A, RAS | REF REQ at VIL = 0.8 V | V <sub>O</sub> = 0.4 V | | | - 20 | μА | | ΙĮ | Input current at maxinput voitage | imum | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 7 V | | . " | 0.1 | mА | | lН | High-level input curre | ent | $V_{CC} = 5.25 V$ , | | | | 20 | μА | | l IL | Low-level input curre | ent | V <sub>CC</sub> = 5.25 V, | $V_1 = 0.4 \text{ V}$ | | | -0.4 | mA | | los | Short-circuit output current§ | A,RAS<br>All others | V <sub>CC</sub> = 5.25 V | | -30<br>-20 | | - 130<br>- 100 | mA | | lcc | Supply current | | $V_{CC} = 5.25 \text{ V, Re}$<br>REF REQ at 0 V | C RAS LO and | | 50 | 85 | mA | $<sup>^{\</sup>ddagger}AII$ typical values are at $V_{CC}~=~5$ V, $T_{A}~=~25\,^{\circ}C.$ Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. # SN74LS600A, SN74LS601A, SN74LS603A MEMORY REFRESH CONTROLLERS switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C, see note 3 | PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|---------------|-------------|------------------------------------------------|-----|------|-----|------| | tQHBL_ | REF REQ1 | BUŞY | C 15 pc 2: - 3 t0 | | 30 | 45 | пз | | <sup>t</sup> SLBH <sup>†</sup> | HASI | BUŞŸ | $C_L = 15 \text{ pF}, R_L = 2 \text{ k}\Omega$ | | 245 | 300 | ns | | <sup>t</sup> QHSV | REF REQ! | RAS | $C_L = 320 \text{ pF}, R_L = 667\Omega$ | | 47 | 70 | ns | | tSHSZ <sup>†</sup> | RASI | RAS | $C_L = 5 pF, R_L = 667\Omega$ | | 245 | 300 | ns | | VAHØ | REF REQ1 | ADDRESS | $C_L = 160 \text{ pF}, R_L = 667\Omega$ | | 38 | 65 | пѕ | | <sup>t</sup> SHAZ <sup>†</sup> | RASI | ADDRESS | $C_L = 5 pF, R_L = 667\Omega$ | | 245 | 300 | пз | | 15o. | RESET LATCHED | LATCHED | | | 37 | 55 | ns | | <sup>t</sup> RHCL | RCO1 | RCQ | $C_{L} = 15 pF, R_{L} = 2 k\Omega$ | | | 115 | | | _tshyh | RASt | READY | | | 64 | 85 | ns | | <sup>†</sup> SLSH <sup>‡</sup> | RASI | RAS | C 220 - 5 B 6670 | | 210 | | ns | | <sup>t</sup> SHSL <sup>†</sup> | RASt | RAS | $C_L = 320 \text{ pF}, R_L = 667\Omega$ | | 245 | _ | ns | | <sup>t</sup> DHDL <sup>§</sup> | HOLDI | HOLD | C 15 -5 D 2 kD | | 3.56 | | ms | | tYLYL | READYI | READY | $C_L = 15 \text{ pF}, R_L = 2 \text{ k}\Omega$ | | 27 | | μS | <sup>&</sup>lt;sup>†</sup>Depends on RC network at pin 11 (4 k $\Omega$ , 200 pF used for testing). NOTE 3: Load circuits and voltage waveforms are shown in Section 1. ## explanation of letter symbols This data sheet uses a new type of letter symbol to describe time intervals. The format is: ## †AB-CD where: subscripts A and C indicate the names of the signals for which changes of state or level or establishment of state or level constitute signal events assumed to occur first and last, respectively, that is, at the beginning and end of the time interval. Subscripts B and D indicate the direction of the transitions and/or the final states or levels of the signals represented by A and C, respectively. One or two of the following is used: H = high or transition to high L = low or transition to low V = a valid steady-state level X = unknown, changing, or "don't care" level Z = high-impedance (off) state. The hyphen between the B and C subscripts is omitted when no confusion is likely to occur. For these letter symbols on this data sheet, the signal names are further abbreviated as follows: | SIGNAL | A or C | |-------------------|-----------| | NAME | SUBSCRIPT | | BUSY | В | | HOLD | D | | RAS | \$ | | AO - A7 | A | | READY | Υ | | LATCHED RCO | С | | RESET LATCHED RCO | R | | REF REQ | Q | | | | <sup>&</sup>lt;sup>‡</sup>Dependes on RC network at pin 12 (4 kΩ, 200 pF used for testing). Depends on RC network at pin 19 (680 kΩ, 0.022 μF used for testing). The Depends on RC network at pin 18 (10 k $\Omega$ , 0.01 $\mu$ F used for testing). <sup>\*</sup> During testing, an 'LSO4 is used to invert HOLD to provide the REF REQ input. FIGURE 3 - BURST MODE REFRESH ## TYPICAL CHARACTERISTICS #### IMPORTANT NOTICE Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1996, Texas Instruments Incorporated ## **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated