SDLS195 - MARCH 1985 - REVISED MARCH 1988 #### **'LS673** - 16-Bit Serial-In, Serial-Out Shift Register with 16-Bit Parallel-Out Storage Register - Performs Serial-to-Parallel Conversion #### **'LS674** - 16-Bit Parallel-In, Serial-Out Shift Register - Performs Parallel-to-Serial Conversion #### description # SN54LS673, SN74LS673 The 'LS673 is a 16-bit shift register and a 16-bit storage register in a single 24-pin package. A three-state input/output (SER/Q15) port to the shift register allows serial entry and/or reading of data. The storage register is connected in a parallel data loop with the shift register and may be asynchronously cleared by taking the storeclear input low. The storage register may be parallel loaded with shift-register data to provide shift-register status via the parallel outputs. The shift register can be parallel loaded with the storage-register data upon command. A high logic level at the chip-level ( $\overline{CS}$ ) input disables both the shift-register clock and the storage register clock and places SER/Q15 in the high-impedance state. The store-clear function is not disabled by the chip select. Caution must be exercised to prevent false clocking of either the shift register or the storage register via the chip-select input. The shift clock should be low during the low-to-high transition of chip select and the store clock should be low during the high-to-low transition of chip select. #### SN54LS674, SN74LS674 The 'LS674 is a 16-bit parallel-in, serial-out shift register. A three-state input/output (SER/Q15) port provides access for entering a serial data or reading the shift-register word in a recirculating loop. The device has four basic modes of operation: - 1) Hold (do nothing) - 2) Write (serially via input/output) - 3) Read (serially) - 4) Load (parallel via data inputs) Low-to-high-level changes at the chip select input should be made only when the clock input is low to prevent false clocking. ### SN54LS673...J OR W PACKAGE SN74LS673...DW OR N PACKAGE (TOP VIEW) # SN54LS673 . . . FK PACKAGE (TOP VIEW) NC-No internal connection # SN54LS673, SN54LS674, SN74LS673, SN74LS674 16-BIT SHIFT REGISTERS SDLS195 - MARCH 1985 - REVISED MARCH 1988 SN54LS674 . . . J OR W PACKAGE SN74LS674 . . . DW OR N PACKAGE (TOP VIEW) #### CS [1 U24] VCC CLK □2 23 P15 **R/W** □3 22 P14 NC ∏4 21 P13 20 P12 MODE ∏5 SER/Q15 ∏6 19 P11 P0 🛮 7 18 P10 17 P9 P2 9 16 P8 P3 []10 15 P7 P4 ∐11 14 P6 GND ☐12 13 P5 # SN54LS674 . . . FK PACKAGE (TOP VIEW) # 'LS673 FUNCTION TABLE | | | INPL | JTS | MODE/ | SER/<br>Q15 | | SHIFT REGIS | STER FUNCTIONS | PARALLEL | STOF<br>REGI | STER | |----|-----|--------|--------|--------|-------------|-------|---------------|----------------|----------|--------------|------| | CS | R/W | SH CLK | STRCLR | STRCLK | u is | SHIFT | SERIAL OUTPUT | SERIAL INPUT | LOAD | FUNC | LOAD | | Н | Х | X | Х | X | Z | NO | NO | NO | NO | | NO | | X | Х | Х | L | Х | | | | | | YES | | | L | L | Į. | Х | Х | Z | YES | NO | YES | NO | | | | L | Н | х | Х | Х | Q15 | | YES | NO | | | NO | | L | Н | ↓ | Х | L | Q14n | YES | YES | NO | NO | | NO | | L | Н | Ţ | L | Н | L | NO | YES | | YES | YES | NO | | L | Н | ļ | Н | Н | Y15n | NO | YES | | YES | NO | NO | | L | L | Х | H | 1 | Z | | NO | | NO | NO | YES | # **'LS674 FUNCTION TABLE** | | | INPUTS | | SER/ | | | | | | | |----|-----|--------------|----|------|-------------------------------|--|--|--|--|--| | cs | R/W | R/W MODE CLK | | Q15 | OPERATION | | | | | | | Н | X | Х | х | Z | Do nothing | | | | | | | L | L | X | 1 | z | Shift and write (serial load) | | | | | | | L | н | L | Į. | Q14n | Shift and read | | | | | | | L | Н | Н | 1 | P15 | Parallel load | | | | | | H = high level (steady state) L = low level (steady state) 1 = transition from low to high level $\downarrow$ = transition from high to low level X = irrelevant (any input including transitions) Z = high impedance, input mode Q14n = content of 14th bit of the shift register before the most recent \$\foat\$ transition of the clock. Q15 = present content of 15th bit of the shift register Y15n = content of the 15th bit of the storage register before the most recent \$\psi\$ transition of the clock. P15 = level of input P15 # logic symbols† <sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, N, and W packages. # functional block diagrams ## SN54LS674, SN74LS674 <sup>†</sup>When PE is active, data is synchronously parallel loaded into the shift registers from the 16 P inputs and no shifting takes place. Pin numbers shown are for DW, J, N, and W packages. # schematics of inputs and outputs # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | |------------------------------------------------------------|--------| | Input voltage: SER/Q15 | 5.5 V | | All others | 7 V | | Off-state output voltage | 5.5 V | | Operating free-air temperature range: SN54LS673, SN54LS674 | | | `SN74LS673, SN74LS674 | o 70°C | | Storage temperature range—65°C to | 150°C | NOTE 1. Voltage values are with respect to network ground terminal. ### recommended operating conditions | | | | | | SN54LS | • | 5 | SN74LS' | | | |-----------------|------------------------------|-----------------------------|-------------|------|--------|------|--------------|---------|-------|------| | | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | lau | High-level output current | SER/Q15 | | | - 1 | | | -2.6 | mA | | | ЮН | riigii-level output culterit | Y0 thru Y15 | Y0 thru Y15 | | | -0.4 | | | -0.4 | ''' | | loi | Low-level output current | SER/Q15 | | | | 12 | | | 24 | mA | | loL | Low-level output current | Y0 thru Y15 | | | 4 | 4 | | 8 | 1 ''' | | | fclock | Clock frequency | | | 0 | | 20 | 0 | | 20 | MHz | | tw(clock) | Width of clock input pulse | | | 20 | | | 20 | | | ns | | tw(clear) | Width of clear input pulse | | | 20 | | | 20 | | | ns | | | | SER/Q15 | | 20 | | | 20 | | | | | | | P0 thru P15 | 20 | | | 20 | | | 1 | | | <b>t</b> | Setup time | Mode | 35 | | | 35 | | | ns | | | t <sub>su</sub> | | R/W, CS | 35 | | | 35 | | | ] ''° | | | | | SH CLK ↓ to M<br>See Note 2 | 25 | | | 25 | | | | | | | | SER/Q15 | | 0 | | | 0 | | | | | | Hold time | P0 thru P15 | 'LS673 | 0 | | | 0<br>0<br>ns | | | | | th | noid time | Folinaris | 'LS674 | 5.0 | | | 5.0 | | | ] "" | | | | Mode | | 0 | | | . 0 | | | ] | | T <sub>A</sub> | Operating free-air temperat | ure | | - 55 | | 125 | 0 | | 70 | °C | NOTE 2: This setup time ensures the storage register will see stable data from the shift register. # SN54LS673, SN54LS674, SN74LS673, SN74LS674 16-BIT SHIFT REGISTERS SDLS195 - MARCH 1985 - REVISED MARCH 1988 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONI | DITIONST | | SN54LS | 3' | SN74LS' | | | UNIT | |-----------|-------------------------------|--------------|----------------------------------------|-------------------------|------|--------|------|---------|---------|-------|-------------------| | | | | TEST CONL | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNII | | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | Vон | High-level output voltage | SER/Q15 | VCC = MIN, | V <sub>1H</sub> = 2 V, | 2.4 | 3.2 | | 2.4 | 3.1 | | V | | VOH | | Y0 thru Y15¶ | V <sub>IL</sub> = V <sub>IL</sub> max, | $I_{OH} = MAX$ | 2.5 | 3.4 | | 2.7 | 2.7 3.4 | | | | | | SER/Q15 | V MIN | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | ٧ | Low-level output voltage | SEN/UIS | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | 0.5<br>0.4<br>0.5 | | VOL | Low-level output voltage | VO de Var | V <sub>IH</sub> = 2 V, | IOL = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | | | | | Y0 thru Y15¶ | VIL = VILmax | I <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | | | 10-11 | Off-state output current, | SER/Q15 | VCC = MAX, | V <sub>IH</sub> = 2 V, | | 40 | | | | 40 | | | lozh | high-level voltage applied | -SEN/Q15 | VIL = VILmax, | $V_0 = 2.7 V$ | 40 | | | | 40 | μΑ | | | lozu | Off-state output current, | 050/045 | V <sub>CC</sub> = MAX, | V <sub>IH</sub> = 2 V, | T | | - | | | | | | IOZL | low-level voltage applied | SER/Q15 | VIL = VILmax, | $V_0 = 0.4 V$ | | - 0.4 | | · | | - 0.4 | mA | | 1. | Input current at maximum | SER/Q15 | V <sub>CC</sub> = MAX | V <sub>I</sub> = 5.5 V | | | 0.1 | | | 0.1 | | | Ц | input voltage | Others | ACC - MAY | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | ЧН | High-level input current | SER/Q15 | Vcc = MAX, | V <sub>1</sub> = 2.7 V | | | 40 | | | 40 | | | 'IH | riigii-level iliput carreit | Others | VCC - WAX, | V1 = 2.7 V | | | 20 | | | 20 | μА | | IIL | Low-level input current | | VCC = MAX, | V <sub>I</sub> = 0.4 V | | | -0.4 | | | -0.4 | mA | | los | Short-circuit output current§ | SER/Q15 | V <sub>CC</sub> = MAX | | -30 | | -130 | -30 | | -130 | | | -03 | onort-circuit output currents | Y0 thru Y15¶ | VCC - WAX | | -20 | | -100 | -20 | | -100 | mA | | Icc | Supply current | 'LS673 | Voc = MAY | | | 50 | 80 | | 52 | 80 | ^ | | 100 | Supply culterit | 'LS674 | V <sub>CC</sub> = MAX | | | 25 | 40 | | 25 | 40 | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , see note 2 | PARAMETER | 'L | S673 | 'LS | 674 | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------|-------------|----------|----------|------------------------------------------------|--------|-----|-----|------| | PARAMETER | FROM | то | FROM TO | | TEST CONDITIONS | IVIIIV | ITP | WAX | נואט | | fmax | SH CLK | SER/Q15 | CLK | SER/Q15 | $R_L = 667 \Omega, C_L = 45 pF$ | 20 | 28 | | MHz | | tPHL t | STRCLR | Y0 thru Y15 | | | | | 25 | 40 | | | <sup>t</sup> PLH | MODE/ Y0 thru Y15 | | | | $R_L = 2 k\Omega$ , $C_L = 15 pF$ | | 28 | 45 | ns | | <sup>t</sup> PHL | STRCLK | 10 0110 110 | | | | | 30 | 45 | | | tPLH | SH CLK SER/Q15 | | CLK | SER/Q15 | R <sub>L</sub> = 667 Ω, C <sub>L</sub> = 45 pF | | 21 | 33 | ns | | <sup>t</sup> PHL | L SIT OLIK | 0211/010 | l oek | 0211/013 | 11 = 007 42, OL = 43 pi | | 26 | 40 | "" | | <sup>t</sup> PZH | CS, R/₩ | SER/Q15 | CS, R/W | SER/Q15 | R <sub>L</sub> = 667 Ω, C <sub>L</sub> = 45 pF | | 30 | 45 | ns | | <sup>t</sup> PZL | 00,11,11 | 02/1/010 | 00,11,11 | 3211/013 | 11 = 007 12, CE = 43 pi | | 30 | 45 | 113 | | <sup>t</sup> PHZ | CS, R/₩ | SER/Q15 | CS, R/W | SER/Q15 | R <sub>L</sub> = 667 Ω, C <sub>L</sub> = 5 pF | | 25 | 40 | ne | | tPLZ | 00,11,11 | 02.1./010 | C3, H/W | 3EN/Q15 | п_ оо, и, о_ орг | | 25 | 40 | ns | NOTE 2: Load circuits and voltage waveforms are shown in Section 1. $<sup>\</sup>ddagger$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second. <sup>¶&#</sup>x27;LS673 only. 5-Sep-2011 # **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | 5962-88602013A | ACTIVE | LCCC | FK | 28 | 1 | TBD | Call TI | Call TI | | | 5962-8860201JA | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | Call TI | | | 5962-8860201JA | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | Call TI | | | 5962-8860201KA | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | 5962-8860201KA | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | 5962-8860201LA | ACTIVE | CDIP | JT | 24 | 1 | TBD | Call TI | Call TI | | | 5962-8860201LA | ACTIVE | CDIP | JT | 24 | 1 | TBD | Call TI | Call TI | | | 5962-88607013A | ACTIVE | LCCC | FK | 28 | 1 | TBD | Call TI | Call TI | | | 5962-88607013A | ACTIVE | LCCC | FK | 28 | 1 | TBD | Call TI | Call TI | | | 5962-8860701JA | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | Call TI | | | 5962-8860701JA | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | Call TI | | | 5962-8860701KA | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | 5962-8860701KA | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | SN54LS673J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SN54LS673J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SN54LS674J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SN54LS674J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SN74LS673DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS673DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS673DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS673DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS673DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS673DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS673N | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74LS673N | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | | | | | | | | | | | 5-Sep-2011 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | SN74LS673NE4 | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74LS673NE4 | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74LS674DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS674DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS674DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS674DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74LS674N | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74LS674N | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74LS674NE4 | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74LS674NE4 | ACTIVE | PDIP | N | 24 | 15 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | SNJ54LS673FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | | SNJ54LS673FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | | SNJ54LS673J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SNJ54LS673J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SNJ54LS673JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | | | SNJ54LS673JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | | | SNJ54LS673W | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | SNJ54LS673W | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | SNJ54LS674FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | | SNJ54LS674FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | | SNJ54LS674J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SNJ54LS674J | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | N / A for Pkg Type | | | SNJ54LS674JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | | | SNJ54LS674JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | | | SNJ54LS674W | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | | SNJ54LS674W | OBSOLETE | CFP | W | 24 | | TBD | Call TI | Call TI | | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE**: Product device recommended for new designs. www.ti.com # PACKAGE OPTION ADDENDUM 5-Sep-2011 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LS673, SN54LS674, SN74LS673, SN74LS674: Catalog: SN74LS673, SN74LS674 Military: SN54LS673, SN54LS674 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications 4040084/C 10/97 # J (R-GDIP-T\*\*) # 24 PINS SHOWN # **CERAMIC DUAL-IN-LINE PACKAGE** - B. This drawing is subject to change without notice. - C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin). - D. This package can be hermetically sealed with a ceramic lid using glass frit. - E. Index point is provided on cap for terminal identification. # JT (R-GDIP-T\*\*) ### 24 LEADS SHOWN # **CERAMIC DUAL-IN-LINE** - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB # W (R-GDFP-F24) ### **CERAMIC DUAL FLATPACK** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD - E. Index point is provided on cap for terminal identification only. # FK (S-CQCC-N\*\*) # LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # N (R-PDIP-T24) # PLASTIC DUAL-IN-LINE - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-010 # N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE ### 24 PIN SHOWN - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-011 - D. Falls within JEDEC MS-015 (32 pin only) DW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: # Products Applications Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID <u>www.ti-rfid.com</u> OMAP Mobile Processors www.ti.com/omap Wireless Connctivity www.ti.com/wirelessconnectivity TI E2E Community Home Page e2e.ti.com