SCBS140D - MAY 1992 - REVISED JULY 1995 - State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation and Low Static Power Dissipation - Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - Support Unregulated Battery Operation Down to 2.7 V - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Bus-Hold Data Inputs Eliminate the Need for External Pullup Resistors - Support Live Insertion - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Packages, and Ceramic (JT) DIPs #### description These bus transceivers and registers are designed specifically for low-voltage (3.3-V) $V_{CC}$ operation, but with the capability to provide a TTL interface to a 5-V system environment. The 'LVT646 consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the SN54LVT646 . . . JT OR W PACKAGE SN74LVT646 . . . DB, DW, OR PW PACKAGE (TOP VIEW) SN54LVT646 . . . FK PACKAGE (TOP VIEW) NC - No internal connection input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'LVT646. Output-enable $(\overline{OE})$ and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The direction control (DIR) determines which bus receives data when $\overline{OE}$ is low. In the isolation mode ( $\overline{OE}$ high), A data may be stored in one register and/or B data may be stored in the other register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCBS140D - MAY 1992 - REVISED JULY 1995 ### description (continued) Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74LVT646 is available in TI's shrink small-outline package (DB), which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area. The SN54LVT646 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74LVT646 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. #### **FUNCTION TABLE** | INPUTS | | | | | | DATA | A I/Os | OPERATION OR FUNCTION | |--------|-----|--------|------------|-----|-----|--------------------------|--------------------------|-------------------------------------| | OE | DIR | CLKAB | CLKBA | SAB | SBA | A1-A8 | B1-B8 | OPERATION OR FUNCTION | | Χ | Х | 1 | Х | Х | Х | Input | Unspecified <sup>†</sup> | Store A, B unspecified† | | X | X | Χ | $\uparrow$ | X | Χ | Unspecified <sup>†</sup> | Input | Store B, A unspecified <sup>†</sup> | | Н | Х | 1 | $\uparrow$ | Х | Х | Input | Input | Store A and B data | | Н | X | H or L | H or L | X | Χ | Input disabled | Input disabled | Isolation, hold storage | | L | L | Х | Χ | Х | L | Output | Input | Real-time B data to A bus | | L | L | Χ | H or L | X | Н | Output | Input | Stored B data to A bus | | L | Н | Х | Х | L | Х | Input | Output | Real-time A data to B bus | | L | Н | H or L | Χ | Н | X | Input | Output | Stored A data to B bus | <sup>†</sup> The data output functions may be enabled or disabled by various signals at the $\overline{\text{OE}}$ and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition of the clock inputs. SCBS140D - MAY 1992 - REVISED JULY 1995 Figure 1. Bus-Management Functions Pin numbers shown are for the DB, DW, JT, PW, and W packages. SCBS140D - MAY 1992 - REVISED JULY 1995 ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, JT, PW, and W packages. ## logic diagram (positive logic) Pin numbers shown are for the DB, DW, JT, PW, and W packages. SCBS140D - MAY 1992 - REVISED JULY 1995 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | . −0.5 V to 4.6 V | |-------------------------------------------------------------------------------------------------------|-------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> (see Note 1) | 0.5 V to 7 V | | Current into any output in the low state, IO: SN54LVT646 | 96 mA | | SN74LVT646 | 128 mA | | Current into any output in the high state, IO (see Note 2): SN54LVT646 | 48 mA | | SN74LVT646 | 64 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3): DB package | 0.65 W | | DW package | 1.7 W | | PW package | 0.7 W | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B. ### recommended operating conditions (see Note 4) | | | | SN54L | VT646 | SN74L | VT646 | UNIT | |----------|------------------------------------|-----------------|-------|-------|-------|-------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 2.7 | 3.6 | 2.7 | 3.6 | V | | $V_{IH}$ | High-level input voltage | | 2 | | 2 | | V | | VIL | Low-level input voltage | | | 0.8 | | 0.8 | V | | VI | Input voltage | | | 5.5 | | 5.5 | V | | loh | High-level output current | | | -24 | | -32 | mA | | lOL | Low-level output current | | | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | NOTE 4: Unused control inputs must be held high or low to prevent them from floating. SCBS140D - MAY 1992 - REVISED JULY 1995 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | т | SN | 54LVT64 | 16 | SN74LVT646 | | | UNIT | | | |------------------|-------------------------------------------------------------------------|-------------------------------|------------------|--------------------|------------|------|-------|------|------|--------| | PARAMETER | ' | MIN | TYP <sup>†</sup> | MAX | MIN | TYP† | MAX | UNIT | | | | VIK | $V_{CC} = 2.7 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | | $V_{CC} = MIN \text{ to } MAX^{\ddagger},$ | $I_{OH} = -100 \mu A$ | | V <sub>CC</sub> -0 | .2 | | VCC-C | ).2 | | | | \/a | $V_{CC} = 2.7 \text{ V},$ | 2.4 | | | 2.4 | | | V | | | | ∨он | VCC = 3 V | $I_{OH} = -24 \text{ mA}$ | | 2 | | | | | | V | | | VCC = 3 V | $I_{OH} = -32 \text{ mA}$ | | | | | 2 | | | | | | V <sub>CC</sub> = 2.7 V | I <sub>OL</sub> = 100 μA | | | | 0.2 | | | 0.2 | | | | VCC = 2.7 V | I <sub>OL</sub> = 24 mA | | | | 0.5 | | | 0.5 | | | Vo. | | I <sub>OL</sub> = 16 mA | | | | 0.4 | | | 0.4 | V | | VOL | V <sub>CC</sub> = 3 V | $I_{OL} = 32 \text{ mA}$ | | | 0.5 | | | 0.5 | V | | | | VCC = 3 V | $I_{OL} = 48 \text{ mA}$ | | | 0.55 | | | | | | | | | I <sub>OL</sub> = 64 mA | | | | | | 0.55 | | | | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | Control | | | ±1 | | | ±1 | | | | $V_{CC} = 0$ or $MAX^{\ddagger}$ , | V <sub>I</sub> = 5.5 V | inputs | | | 10 | | | 10 | | | l <sub>l</sub> | | V <sub>I</sub> = 5.5 V | | | | 100 | | | 20 | μΑ | | | V <sub>CC</sub> = 3.6 V | AI = ACC | A or B ports§ | | | 1 | | | 1 | | | | | V <sub>I</sub> = 0 | | | | -5 | | | -5 | | | l <sub>off</sub> | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 4.5 $V$ | | | | | | | ±100 | μΑ | | 1.4 | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0.8 V | A or B ports | 75 | | | 75 | | | μА | | l(hold) | VCC = 3 V | V <sub>I</sub> = 2 V | A or B ports | -75 | | | -75 | | | μΑ | | IOZH | $V_{CC} = 3.6 \text{ V},$ | V <sub>O</sub> = 3 V | | | | 1 | | | 1 | μΑ | | lozL | $V_{CC} = 3.6 \text{ V},$ | V <sub>O</sub> = 0.5 V | | | | -1 | | | -1 | μΑ | | | | | Outputs high | | 0.13 | 0.39 | | 0.13 | 0.19 | | | lcc | $V_{CC} = 3.6 \text{ V},$ | $I_O = 0$ , | Outputs low | | 8.8 | 14 | | 8.8 | 12 | mA | | .00 | V <sub>I</sub> = V <sub>CC</sub> or GND | | Outputs disabled | | 0.13 | 0.39 | | 0.13 | 0.19 | 1117 ( | | ΔICC¶ | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$<br>Other inputs at $V_{CC}$ o | | | 0.3 | | | 0.2 | mA | | | | C <sub>i</sub> | V <sub>I</sub> = 3 V or 0 | | 4.5 | | | 4.5 | | pF | | | | C <sub>io</sub> | $V_O = 3 V \text{ or } 0$ | | 11 | | | 11 | | pF | | | <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ‡ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $<sup>\</sup>$ Unused terminals at VCC or GND This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. SCBS140D - MAY 1992 - REVISED JULY 1995 ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | | | | | SN54L | VT646 | | SN74LVT646 | | | | | |-----------------|---------------------------------------------|----------|-------------------|--------------|-------|-------|-------------------|-----|-------|-------|------| | | | | V <sub>CC</sub> = | 3.3 V<br>3 V | VCC = | 2.7 V | V <sub>CC</sub> = | | VCC = | 2.7 V | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | 0 | 150 | 0 | 150 | 0 | 150 | 0 | 150 | MHz | | t <sub>W</sub> | Pulse duration, CLK high or low | | 3.3 | | 3.3 | | 3.3 | | 3.3 | | ns | | | Setup time, A or B before CLKAB↑ or | | 1.5 | | 1.5 | | 1.3 | | 1.3 | | ne | | <sup>t</sup> su | CLKBA↑ | Data low | 2.5 | | 3.0 | | 2 | | 2.4 | | ns | | th | Hold time, A or B after<br>CLKAB↑ or CLKBA↑ | | 0.9 | | 0.9 | | 0.4 | | 0.4 | · | ns | ## switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 2) | | | TO<br>(OUTPUT) | SN54LVT646 | | | | SN74LVT646 | | | | | | |------------------|-----------------|----------------|------------------------------------|-----|-------------------------|-----|------------------------------------|------------------|-----|-------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | | V <sub>CC</sub> = 2.7 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | TYP <sup>†</sup> | MAX | MIN | MAX | | | f <sub>max</sub> | | | 150 | | | | 150 | | | | | MHz | | <sup>t</sup> PLH | CLKBA or | A or B | 1.2 | 5.9 | | 6.9 | 1.8 | 3.8 | 5.7 | | 6.7 | ns | | <sup>t</sup> PHL | CLKAB | AOIB | 1.2 | 5.9 | | 6.6 | 2.1 | 3.8 | 5.7 | | 6.4 | 115 | | t <sub>PLH</sub> | A or B | B or A | 0.8 | 4.9 | | 5.6 | 1.3 | 2.8 | 4.7 | | 5.4 | ns | | <sup>t</sup> PHL | AUB | BULA | 0.6 | 4.8 | | 5.5 | 1 | 2.7 | 4.6 | | 5.3 | 115 | | t <sub>PLH</sub> | 004 045+ | A or B | 1 | 6.4 | | 7.4 | 1.4 | 3.7 | 6.2 | | 7.2 | ns | | <sup>t</sup> PHL | SBA or SAB‡ | AOID | 1 | 6.4 | | 7 | 1.4 | 3.8 | 6.2 | | 6.8 | 115 | | <sup>t</sup> PZH | ŌĒ | A or B | 0.6 | 6 | | 7.4 | 1 | 3 | 5.8 | | 7.2 | 20 | | t <sub>PZL</sub> | OE | AUIB | 0.6 | 6.2 | | 7.5 | 1 | 3.2 | 6 | | 7.3 | ns | | <sup>t</sup> PHZ | ŌĒ | A or B | 1.4 | 6.7 | | 7.1 | 2.3 | 4.3 | 6.5 | | 6.9 | ns | | t <sub>PLZ</sub> | OE . | AUID | 1.4 | 6.4 | | 6.5 | 2.2 | 3.8 | 5.8 | | 5.9 | 115 | | <sup>t</sup> PZH | DIR | A = 7 B | 0.6 | 6.7 | | 7.7 | 1 | 3.4 | 6.5 | | 7.5 | | | <sup>t</sup> PZL | אוט | A or B | 0.8 | 6.5 | | 7.3 | 1.2 | 3.4 | 6.3 | | 7.1 | ns | | <sup>t</sup> PHZ | DID | A or D | 0.8 | 7.4 | | 8.3 | 1.7 | 4.1 | 7.2 | | 8.1 | | | tPLZ | DIR | A or B | 1 | 6.7 | | 7 | 1.5 | 3.5 | 5.8 | | 6.3 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> These parameters are measured with the internal output state of the storage register opposite to that of the bus input. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5$ ns, $t_f \leq 2.5$ ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 2. Load Circuit and Voltage Waveforms .com 18-Sep-2008 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------| | SN74LVT646DBLE | OBSOLETE | SSOP | DB | 24 | TBD | Call TI | Call TI | | SN74LVT646DBR | OBSOLETE | SSOP | DB | 24 | TBD | Call TI | Call TI | | SN74LVT646DW | OBSOLETE | SOIC | DW | 24 | TBD | Call TI | Call TI | | SN74LVT646DWR | OBSOLETE | SOIC | DW | 24 | TBD | Call TI | Call TI | | SN74LVT646PWLE | OBSOLETE | TSSOP | PW | 24 | TBD | Call TI | Call TI | | SN74LVT646PWR | OBSOLETE | TSSOP | PW | 24 | TBD | Call TI | Call TI | | SNJ54LVT646FK | OBSOLETE | LCCC | FK | 28 | TBD | Call TI | Call TI | | SNJ54LVT646JT | OBSOLETE | CDIP | JT | 24 | TBD | Call TI | Call TI | | SNJ54LVT646W | OBSOLETE | CFP | W | 24 | TBD | Call TI | Call TI | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB #### W (R-GDFP-F24) #### **CERAMIC DUAL FLATPACK** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD - E. Index point is provided on cap for terminal identification only. ## FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 DW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. PW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|----------------------------------|-----------------------------------| | Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications | | Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers | | Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps | | DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy | | DSP | dsp.ti.com | Industrial | www.ti.com/industrial | | Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical | | Interface | interface.ti.com | Security | www.ti.com/security | | Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense | | Power Mgmt | power.ti.com | Transportation and<br>Automotive | www.ti.com/automotive | | Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video | | RFID | www.ti-rfid.com | Wireless | www.ti.com/wireless-apps | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated e2e.ti.com **TI E2E Community Home Page**