www.ti.com #### Two-Channel SATA 6-Gb/s Redriver Check for Samples: SN75LVCP601 #### **FEATURES** - 1.5-, 3-, or 6-Gbps Two-Channel Redriver - Integrated Output Squelch - Programmable Rx/Tx Equalization and De-Emphasis Width Control - Power-Save Feature Lowers Power by >80% in Auto Low-Power Mode - Low Power - <220 mW Typ. - <50 mW (in Auto Low-Power Mode) - <5 mW (in Standby Mode)</p> - Excellent Jitter and Loss Compensation Capability to Over 24-Inch (61-cm) FR4 Trace - 20-Pin 4-mm × 4-mm QFN Package - High Protection Against ESD Transient HBM: 10,000 VCDM: 1,500 VMM: 200 V Pin-Compatible to LVCP412A and MAX4951 #### **APPLICATIONS** Notebooks, Desktops, Docking Stations, Servers, and Workstations #### DESCRIPTION The SN75LVCP601 is a dual-channel, single-lane SATA redriver and signal conditioner supporting data rates up to 6 Gbps. The device complies with SATA physical link 2m and 3i specifications. The SN75LVCP601 operates from a single 3.3-V supply and has $100-\Omega$ line termination with a self-biasing feature, making the device suitable for ac coupling. The inputs incorporate an out-of-band (OOB) detector, which automatically squelches the output while maintaining a stable common-mode voltage compliant to the SATA link. The device design also handles spread-spectrum clocking (SSC) transmission per the SATA specification. The SN75LVCP601 handles interconnect losses at both its input and output. The input stage of each channel offers selectable equalization settings that are programmable to match the loss in the channel. The differential outputs provide selectable de-emphasis to compensate for the expected distortion that the SATA signal experiences. The level of equalization and de-emphasis settings depends on the length of interconnect and its characteristics. The setting of signal control pins EQ1, EQ2, DE1, and DE2 controls both equalization and deemphasis levels. The device is hot-plug capable (requires the use of ac-coupling capacitors at differential inputs and outputs), preventing device damage under device *hot*-insertion, such as async signal plug or removal, unpowered plug or removal, powered plug or removal, or surprise plug or removal. #### ORDERING INFORMATION(1) | PART NUMBER | PART MARKING | PACKAGE | |-----------------|--------------|--------------------------| | SN75LVCP601RTJR | LVC601 | 20-pin RTJ, reel (large) | | SN75LVCP601RTJT | LVC601 | 20-pin RTJ, reel (small) | (1) For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. Figure 1. Typical Application Figure 2. Data Flow Block Diagram #### **PIN TABLE** | NAME | PIN | DESCRIPTION | NAME | PIN | DESCRIPTION | |---------------------|-----|-----------------------------|---------------------|-----|-----------------------------| | RX1P | 1 | Input 1, non-inverting | RX2P | 11 | Input 2, non-inverting | | RX1N | 2 | Input 1, inverting | RX2N | 12 | Input 2, inverting | | GND | 3 | Ground | GND | 13 | Ground | | TX2N | 4 | Output 2, inverting | TX1N | 14 | Output 1, inverting | | TX2P | 5 | Output 2, non-inverting | TX1P | 15 | Output 1, non-inverting | | DEW2 <sup>(1)</sup> | 6 | De-emphasis width cntrlCH 2 | DEW1 <sup>(1)</sup> | 16 | De-emphasis width cntrlCH 1 | | EN <sup>(1)</sup> | 7 | Enable | EQ1 <sup>(2)</sup> | 17 | EQ control CH 1 | | DE2 <sup>(2)</sup> | 8 | De-emphasis CH2 | GND | 18 | Ground | | DE1 <sup>(2)</sup> | 9 | De-emphasis CH1 | EQ2 <sup>(2)</sup> | 19 | EQ control CH 2 | | Vcc | 10 | 3.3-V supply | Vcc | 20 | 3.3-V supply | <sup>(1)</sup> DEW1, DEW2, and EN tied to Vcc via internal PU resistor <sup>(2)</sup> DE1, DE2, EQ1, EQ2 connect to Vcc / 2 via internal resistor #### **PACKAGE PINOUT** #### **PIN FUNCTIONS** | | PIN | DINI TYPE | DECODIDETION | | | | |----------------|-------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | PIN TYPE | DESCRIPTION | | | | | HIGH-SPE | ED DIFFERENTIAL | _ I/O | | | | | | 2 | RX1N | I, CML | | | | | | 1 | RX1P | I, CML | Non-inverting and inverting CML differential input for CH 1 and CH 2. These pins | | | | | 12 | RX2N | I, CML connect to an internal voltage bias via a dual-termination resistor circuit. | | | | | | 11 | RX2P | I, CML | | | | | | 14 | TX1N | O, VML | | | | | | 15 TX1P O, VML | | O, VML | Non-inverting and inverting VML differential output for CH 1 and CH 2. These pins | | | | | 4 | TX2N | O, VML | connect internally to voltage bias via termination resistors. | | | | | 5 | TX2P | O, VML | | | | | | CONTRO | L PINS | | | | | | | 7 | EN | I, LVCMOS | Device enable/disable pin, internally pulled to V <sub>CC</sub> . See Table 2. | | | | | 8, 9 | DE1, DE2 <sup>(1)</sup> | I, LVCMOS | Selects de-emphasis settings for CH 1 and CH 2 per Table 1. Internally tied to $V_{CC}$ / 2 | | | | | 17, 19 | EQ1, EQ2 <sup>(1)</sup> | I, LVCMOS | Selects equalization settings for CH 1 and CH 2 per Table 1. Internally tied to $V_{CC}$ / 2 | | | | | 16, 6 | DEW1, DEW2 | I, LVCMOS | De-emphasis width control for CH 1 and CH 2. See Table 2. | | | | | POWER | | | | | | | | 10, 20 | Vcc | Power | Positive supply should be 3.3 V ± 10%. | | | | | 3, 13, 18 | GND | Power | Supply ground | | | | Internally biased to Vcc/2 with >200-kΩ pullup/pulldown. When 3-state pins are left as NC, board leakage at the pin pad must be <1 µA; otherwise, drive to Vcc/2 to assert mid-level state.</li> Table 1. Tx/Rx EQ and DE Pulse-Duration Settings | DE1 or DE2 | CH1 or CH2 De-Emphasis<br>dB (at 6Gbps) | EQ1 or EQ2 | CH1 or CH2 Equalization dB (at 6Gbps) | |--------------|-----------------------------------------|------------------------|---------------------------------------| | NC (default) | -4 | NC (default) | 0 | | 0 | 0 | 0 | 7 | | 1 | -2 | 1 | 14 | | DEW1 or DEW2 | Device F | unction → DE Width for | · CH1/CH2 | | 0 | De-emphasis pulse duration, s | | 0111/0112 | | U | De-emphasis pulse duration, s | HOIL | | | 1 (default) | De-emphasis pulse duration, lo | ong | | **Table 2. Control Pin Settings** | EN | Device Function → Standby Mode | |-------------|--------------------------------| | 0 | Device in standby mode | | 1 (default) | Device enabled | ### Redriver on Motherboard NOTE: \*Suggested trace-length values are values based on TI spice simulations (done over programmable limits of input EQ and output de-emphasis) to meet SATA loss and jitter spec. Actual trace length supported by the LVCP601 may be more or less than suggested values and depends on board layout, trace widths, and number of connectors used in the SATA signal path. Figure 3. Trace Length Example\* for LVCP601 Product Folder Links: SN75LVCP601 - (1) Place supply capacitors close to device pin. - (2) With no external control is implemented, one can leave EN open or tie it to the supply . - (3) Output de-emphasis setting is for -2 dB, EQ for 7 dB, and DE duration for SATA I/II/III operation for both channels. - (4) Actual EQ/DE duration settings depend on device placement relative to host and SATA connector. Figure 4. Typical Device Implementation #### OPERATION DESCRIPTION #### INPUT EQUALIZATION Each differential input of the SN75LVCP601 has programmable equalization in its front stage. Table 1 shows the equalization. The input equalizer design recovers a signal even when no eye is present at the receiver, and effectively supports FR4 trace at the input anywhere from 4 in. (10.2 cm) to 20 in. (50.8 cm) at SATA 6G speed. #### **OUTPUT DE-EMPHASIS** The SN75LVCP601 provides the de-emphasis settings shown in Table 1. De-emphasis control is independent for each channel, controlled by the DE1 and DE2 pin settings as shown in Table 1. The reference for the de-emphasis settings available in the device is the transition bit amplitude for each given configuration; this transition bit amplitude is different at 0 dB than the -2-dB and -4-dB settings by design. DEW1 and DEW2 control the DE durations for channels one and two, respectively. Table 1 lists the recommended settings for these control pins. Output de-emphasis is capable of supporting FR4 trace at the output anywhere from 2 in. (5.1 cm) to 12 in. (30.5 cm) at SATA 3G/6G speed. #### **LOW-POWER MODE** There are two low-power modes supported by the SN75LVCP601, listed as follows: - 1. Standby mode (triggered by the EN pin, EN = 0 V) - The enable (EN) pin controls th low-power mode. Pulling this pin LOW puts the device in standby mode within 2 μs (max). In this mode, the device drives all its active components to their quiescent level, and differential outputs Hi-Z (open). Maximum power dissipation in this mode is 5 mW. Exiting from this mode to normal operation requires a maximum latency of 5 μs. - 2. Auto low-power mode (triggered when a given channel is in the electrically idle state for more than 100 $\mu$ s and EN = Vcc) Submit Documentation Feedback Copyright © 2010–2013, Texas Instruments Incorporated The device enters and exits low-power mode by actively monitoring the input signal (VIDp-p) level on each of its channels independently. When the input signal on either or both channels is in the electrically idle state, that is, VIDp-p < 50 mV and stays in this state for >100 μs, the associated channel enters into the low-power state. In this state, output of the associated channel goes to VCM and the device selectively shuts off some circuitry to lower power by >80% of its normal operating power. Exit time from the auto low-power mode is <50 ns.</p> #### **Out-of-Band (OOB) SUPPORT** The squelch detector circuit within the device enables full detection of OOB signaling as specified in the SATA specification. The device does not detect differential signal amplitude at the receiver input of 50 mVpp or less an activity, and hence does not passed it to the output. The device detects differential signal amplitude of 150 mVpp or more as an activity and therefore passes it to the output, providing an indication of the activity. Squelch circuit ON or OFF time is 5 ns, maximum. While in squelch mode, outputs are held to VCM. #### **DEVICE POWER** The design of SN75LVCP601 is for operation from a single 3.3-V supply. Always practice proper power-supply sequencing procedure. Apply Vcc first, before application of any input signals to the device. The power-down sequence is in reverse order. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) | | | VALUE | UNIT | |-------------------------------------|-------------------------------------|-------------------|------| | Supply voltage range <sup>(2)</sup> | V <sub>CC</sub> | -0.5 to 4 | ٧ | | Voltage range | Differential I/O | -0.5 to 4 | V | | | Control I/O | -0.5 to Vcc + 0.5 | V | | | Human-body model (3) | ±10,000 | V | | Electrostatic discharge | Charged-device model <sup>(4)</sup> | ±1500 | ٧ | | | Machine model <sup>(5)</sup> | ±200 | ٧ | | Continuous power dissipation | n | See Thermal Table | | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values, except differential voltages, are with respect to the network ground terminal. - 3) Tested in accordance with JEDEC Standard 22, Test Method A114-B. - (4) Tested in accordance with JEDEC Standard 22, Test Method C101-A. - 5) Tested in accordance with JEDEC Standard 22, Test Method A115-A. #### THERMAL INFORMATION | | | SN75LVCP601 | | |------------------|-----------------------------------------------------------|-------------|-------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNITS | | | | 20 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 38 | °C/W | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3) | 40 | °C/W | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 10 | °C/W | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 0.5 | °C/W | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). Copyright © 2010–2013, Texas Instruments Incorporated #### **THERMAL INFORMATION (continued)** | | | SN75LVCP601 | | |------------------|-------------------------------------------------------------|-------------|-------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNITS | | | | 20 PINS | | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 0.9 | °C/W | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 15.2 | °C/W | | P <sub>D</sub> | Device power dissipation in active mode | 215 to 288 | mW | | P <sub>SD</sub> | Device power dissipation under standby mode | 5 | mW | - (6) The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. #### **RECOMMENDED OPERATING CONDITIONS** (Typical values for all parameters are at $V_{CC}$ = 3.3V and $T_A$ = 25°C. All temp limits are specified by design) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|--------------------------------|------------|-----|-----|-----|-------| | V <sub>CC</sub> | Supply voltage | | 3 | 3.3 | 3.6 | V | | C <sub>COUPLING</sub> | Coupling capacitor | | | 12 | | nF | | | Operating free-air temperature | | 0 | | 85 | °C | #### **ELECTRICAL CHARACTERISTICS** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | DEVICE PARA | METERS | | | | | | | P <sub>D</sub> | Power dissipation in active mode | DEWx = EN = Vcc, EQx = DEx = NC, K28.5 pattern at 6 Gbps, V <sub>ID</sub> = 700 mV <sub>p-p</sub> | | 215 | 288 | mW | | P <sub>SD</sub> | Power dissipation in standby mode | EN = 0 V, DEWx = EQx = DEx = NC, K28.5 pattern at 6 Gbps, $V_{ID}$ = 700 mV <sub>p-p</sub> | | | 5 | mW | | I <sub>CC</sub> | Active-mode supply current | EN = 3.3 V, DEWx = 0 V, EQx = DEx = NC,<br>K28.5 pattern at 6 Gbps, V <sub>ID</sub> = 700 mV <sub>p-p</sub> | | 65 | 80 | mA | | I <sub>CC_ALP</sub> | Acive power-save mode I <sub>CC</sub> | When device is enabled and auto low-power conditions are met | | 6.5 | 10 | mA | | I <sub>CC_STDBY</sub> | Standby mode supply current | EN = 0 V | | | 1 | mA | | | Maximum data rate | | | 1 | 6 | Gbps | | t <sub>PDelay</sub> | Propagation delay | Measured using K28.5 pattern. See Figure 8. | | 323 | 400 | ps | | AutoLP <sub>ENTRY</sub> | Auto low-power entry time | Electrical idle at input; see Figure 9. | 80 | 105 | 130 | μs | | AutoLP <sub>EXIT</sub> | Auto low-power exit time | After first signal activity; see Figure 9. | | 42 | 50 | ns | | t <sub>ENB</sub> | Device enable time | EN 0 → 1 | | | 5 | μs | | t <sub>DIS</sub> | Device disable time | EN 1 → 0 | | | 2 | μs | Product Folder Links: SN75LVCP601 ## **ELECTRICAL CHARACTERISTICS (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|--------| | OUT-OF-BAND | O (OOB) | | | | | | | $V_{OOB}$ | Input OOB threshold | f = 750 MHz | 50 | 78 | 150 | mVpp | | D <sub>VdiffOOB</sub> | OOB differential delta | | | | 25 | mV | | D <sub>VCMOOB</sub> | OOB common-mode delta | | | | 50 | mV | | t <sub>OOB1</sub> | OOB mode enter | See Figure 9. | | 3 | 5 | ns | | t <sub>OOB2</sub> | OOB mode exit | | | 3 | 5 | ns | | CONTROL LO | GIC | | | | · | | | $V_{IH}$ | Input high voltage | For all control pins | 1.4 | | | V | | $V_{IL}$ | Input low voltage | | | | 0.5 | V | | $VIN_{HYS}$ | Input hysteresis | | | 115 | | mV | | 1 | High level input current | EQx, DEx = Vcc | | | 30 | ^ | | I <sub>IH</sub> | High-level input current | EN, DEWx = Vcc | | | 1 | μA | | 1 | Low lovel input augrent | EQx, DEx = GND | -30 | | | | | I <sub>IL</sub> | Low-level input current | EN, DEWx = GND | -10 | | | μA | | RECEIVER AC | c/DC | | | | | | | Z <sub>DIFFRX</sub> | Differential-input impedance | | 85 | 100 | 115 | Ω | | Z <sub>SERX</sub> | Single-ended input impedance | | 40 | | | Ω | | VCM <sub>RX</sub> | Common-mode voltage | | | 1.8 | | V | | | | f = 150 MHz-300 MHz | 18 | 28 | | | | | | f = 300 MHz-600 MHz | 14 | 17 | | | | $RL_{DiffRX}$ | Differential-mode return loss (RL) | f = 600 MHz-1.2 GHz | 10 | 12 | | dB | | | | f = 1.2 GHz-2.4 GHz | 8 | 9 | | | | | | f = 2.4 GHz-3 GHz | 3 | 9 | | | | RX <sub>DiffRLSlope</sub> | Differential-mode RL slope | f = 300 MHz-6 GHz (See Figure 5.) | | -13 | | dB/dec | | • | | f = 150 MHz-300 MHz | 5 | 10 | | | | l | | f = 300 MHz-600 MHz | 5 | 17 | | | | RL <sub>CMRX</sub> | Common-mode return loss | f = 600 MHz-1.2 GHz | 2 | 23 | | dB | | | | f = 1.2 GHz-2.4 GHz | 1 | 16 | | | | | | f = 2.4 GHz-3 GHz | 1 | 12 | | | | $V_{\text{diffRX}}$ | Differential input voltage PP | f = 1.5 GHz and 3 GHz | 120 | | 1600 | mVppd | | | | f = 150 MHz-300 MHz | 30 | 41 | | | | 1 | | f = 300 MHz-600 MHz | 30 | 38 | | | | | | f = 600 MHz-1.2 GHz | 20 | 32 | | | | $IB_RX$ | Impedance balance | f = 1.2 GHz-2.4 GHz | 10 | 26 | | dB | | | | f = 2.4 GHz-3 GHz | 10 | 25 | | | | | | f = 3 GHz–5 GHz | 4 | 20 | | | | | | f = 5 GHz-6.5 GHz | 4 | 17 | | | | t <sub>20-80RX</sub> | Rise/fall time | Rise times and fall times measured between 20% and 80% of the signal. SATA 6-Gbps speed measured 1 in, (2.5 cm) from device pin | 62 | | 75 | ps | | t <sub>skewRX</sub> | Differential skew | Difference between the single-ended midpoint of the RX+ signal rising or falling edge, and the single-ended midpoint of the RX- signal falling or rising edge | | | 30 | ps | Copyright © 2010–2013, Texas Instruments Incorporated ## **ELECTRICAL CHARACTERISTICS (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|--------| | TRANSMITTER | R AC/DC | | | | | | | $Z_{diffTX}$ | Pair differential impedance | | 85 | 100 | 122 | Ω | | Z <sub>SETX</sub> | Single-ended impedance | | 40 | | | Ω | | V <sub>TXtrans</sub> | Sequencing transient voltage | Transient voltages on the serial data bus during power sequencing (lab load) | -1.2 | | 1.2 | V | | | | f = 150 MHz-300 MHz | 14 | 24 | | | | | | f = 300 MHz-600 MHz | 8 | 19 | | | | $RL_{DiffTX}$ | Differential-mode return loss | f = 600 MHz-1.2 GHz | 6 | 14 | | dB | | | | f = 1.2 GHz–2.4 GHz | 6 | 10 | | | | | | f = 2.4 GHz–3 GHz | 3 | 10 | | | | TX <sub>DiffRLSlope</sub> | Differential-mode RL slope | f = 300 MHz-3 GHz (SeeFigure 5.) | | -13 | | dB/dec | | | | f = 150 MHz-300 MHz | 5 | 20 | | | | | | f = 300 MHz-600 MHz | 5 | 19 | | | | RL <sub>CMTX</sub> | Common-mode return loss | f = 600 MHz-1.2 GHz | 2 | 17 | | dB | | | | f = 1.2 GHz-2.4 GHz | 1 | 12 | | | | | | f = 2.4 GHz-3.0 GHz | 1 | 11 | | | | | | f = 150 MHz-300 MHz | 30 | 41 | | | | | Impedance balance | f = 300 MHz-600 MHz | 30 | 38 | | dB | | | | f = 600 MHz-1.2 GHz | 20 | 33 | | | | $IB_{TX}$ | | f = 1.2 GHz-2.4 GHz | 10 | 24 | | | | | | f = 2.4 GHz–3 GHz | 10 | 26 | | | | | | f = 3 GHz–5 GHz | 4 | 22 | | | | | | f = 5 GHz–6.5 GHz | 4 | 21 | | | | | | f = 3 GHz, DE1 or DE2 = 0 | | 0 | | | | DE | Output de-emphasis (relative to transition bit) | f = 3 GHz, DE1 or DE2 = 1 | | -2 | | dB | | | transition bit) | f = 3 GHz, DE1 or DE2 = NC | | -4 | | | | | | f = 3 GHz, DE1 or DE2 = 0 | | 550 | | | | $Diff_{VppTX\_DE}$ | Differential output-voltage swing dc level | f = 3 GHz, DE1 or DE2 = 1 | | 830 | | mV | | | de level | f = 3 GHz, DE1or DE2 = NC | | 630 | | | | | 5 | DEW1 or DEW2 = 0 | | 94 | | | | t <sub>DE</sub> | De-emphasis duration | DEW1 or DEW2 = 1 | | 215 | | ps | | | | At 1.5 GHz | | 20 | 50 | mVppd | | VCM <sub>AC_TX</sub> | TX AC CM voltage | At 3 GHz | | 12 | 26 | dBmV | | | | At 6 GHz | | 13 | 30 | (rms) | | VCM <sub>TX</sub> | Common-mode voltage | | | 1.8 | | V | | t <sub>20-80TX</sub> | Rise/fall time | Rise times and fall times measured between 20% and 80% of the signal. At 6Gbps under no load conditions | 42 | 55 | 75 | ps | | t <sub>skewTX</sub> | Differential skew | Difference between the single-ended mid-<br>point of the TX+ signal rising or falling edge,<br>and the single-ended mid-point of the TX-<br>signal falling or rising edge. | | 6 | 20 | ps | | TxR/F <sub>Imb</sub> | TX rise-fall imbalance | At 3 Gbps | | 6% | 20% | | | TxAmp <sub>lmb</sub> | TX amplitude imbalance | | | 2% | 10% | | #### **ELECTRICAL CHARACTERISTICS (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------|---------------------------------------------------------|-----|------|------|--------| | TRANSMIT | ITER JITTER | | | | | | | $DJ_TX$ | Deterministic jitter <sup>(1)</sup> at CP in Figure 6 | VID = 500 mVpp, UI = 333 ps,<br>K28.5 control character | | 0.06 | 0.19 | Ulp-p | | $RJ_{TX}$ | Residual random jitter <sup>(1)</sup> | VID = 500 mVpp, UI = 333 ps,<br>K28.7 control character | | 0.01 | 2 | ps-rms | | DJ <sub>TX</sub> | Deterministic jitter <sup>(1)</sup> at CP in Figure 6 | VID = 500 mVpp, UI = 167 ps,<br>K28.5 control character | | 0.08 | 0.34 | Ulp-p | | $RJ_{TX}$ | Residual random jitter <sup>(1)</sup> | VID = 500 mVpp, UI = 167 ps,<br>K28.7 control character | | 0.09 | 2 | ps-rms | (1) TJ = (14.1 x RJ<sub>SD</sub> + DJ), where RJ<sub>SD</sub> is one standard deviation value of RJ Gaussian distribution. Jitter measurement is at the SATA connector and includes jitter generated at the package connection on the printed circuit board, and at the board interconnect as shown in Figure 6. Figure 5. TX, RX Differential Return Loss Limits Figure 6. Jitter Measurement Test Condition Copyright © 2010–2013, Texas Instruments Incorporated Figure 7. Propagation Delay Timing Diagram Figure 8. OOB Enter and Exit Timing Figure 9. Auto Low-Power Mode Enter and Exit Timing Figure 10. TX Differential Output #### SN75LVCP601 TYPICAL PERFORMANCE CURVE - Input signal characteristics - Data rate = 6 Gbps, 3 Gbps, 1.5 Gbps - Amplitude = 500 mVp-p - Data pattern = K28.5 - SN75LVCP601 device setup - Temperature = 25°C - Voltage = 3.3 V - De-emphasis duration = 117 ps (short) - Equalization and de-emphasis set to optimize performance at 6 Gbps ## With LVCP601 Figure 11. Performance Curve Measurement Setup Copyright © 2010–2013, Texas Instruments Incorporated ## **SN75LVCP601 TYPICAL PERFORMANCE CURVE (continued)** | Test Point | TJ<br>(1e-12)<br>ps | DJ<br>(δ-δ)<br>ps | RJ<br>(rms)<br>ps | Eye<br>Amplitude<br>mV | Eye<br>Width<br>ps | Eye<br>Opening<br>mV | Eye<br>Diagram | |---------------------------|---------------------|-------------------|-------------------|------------------------|--------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TP1 | 29.0 | 3.3 | 1.88 | 412.4 | 159.2 | 350.52 | D GOT Self Heart Galler Ship Documents | | TP2 | 91.8 | 65.4 | 1.93 | 240 | 28.9 | 81.24 | To Don't Sty Mark Glin Die 191 BOARS SE | | TP3 | 42.0 | 15.9 | 1.91 | 788.8 | 141.3 | 623.02 | Depth (Sec. Sec. Sec. Sec. Sec. Sec. Sec. Sec. | | TP4<br>With<br>LVCP601 | 39.0 | 12.7 | 1.92 | 557.1 | 149.7 | 459.62 | De la constanti constant | | TP4<br>Without<br>LVCP601 | 56.7 | 29.8 | 2.00 | 165.4 | 101 | 13.24 | | Figure 12. Jitter and VOD Results: Case 1 at 6 Gbps | Test Point | TJ<br>(1e-12)<br>ps | DJ<br>(δ-δ)<br>ps | RJ<br>(rms)<br>ps | Eye<br>Amplitude<br>mV | Eye<br>Width<br>ps | Eye<br>Opening<br>mV | Eye<br>Diagram | |---------------------------|---------------------|-------------------|-------------------|------------------------|--------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TP1 | 29.7 | 3.8 | 1.89 | 430.9 | 326 | 392.84 | | | TP2 | 72.7 | 46.8 | 1.89 | 314.9 | 237 | 222.36 | The state of s | | TP3 | 39.6 | 12.8 | 1.96 | 714.5 | 321 | 611.62 | To cas but plans then the service of | | TP4<br>With<br>LVCP601 | 47.9 | 20.3 | 1.99 | 615.3 | 305.0 | 463.42 | The state of s | | TP4<br>Without<br>LVCP601 | 128.6 | 101.8 | 1.96 | 258.8 | 118 | 122.26 | The state of s | Figure 13. Jitter and VOD Results: Case 2 at 3 Gbps ## **SN75LVCP601 TYPICAL PERFORMANCE CURVE (continued)** | Test Point | TJ<br>(1e-12)<br>ps | DJ<br>(δ-δ)<br>ps | RJ<br>(rms)<br>ps | Eye<br>Amplitude<br>mV | Eye<br>Width<br>ps | Eye<br>Opening<br>mV | Eye<br>Diagram | |---------------------------|---------------------|-------------------|-------------------|------------------------|--------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TP1 | 34.3 | 3.4 | 2.26 | 448 | 659 | 417.28 | | | TP2 | 67.5 | 38.6 | 2.11 | 363.4 | 589 | 318.48 | The state of s | | TP3 | 44.9 | 13.2 | 2.31 | 753.1 | 649 | 604.02 | The state of s | | TP4<br>With<br>LVCP601 | 57.3 | 21.5 | 2.62 | 672.8 | 632.0 | 442.42 | The state of s | | TP4<br>Without<br>LVCP601 | 113.3 | 81.9 | 2.30 | 322.8 | 493 | 217.46 | Total Maria State (See See See See See See See See See S | Figure 14. Jitter and VOD Results: Case 3 at 1.5 Gbps #### **TYPICAL CHARACTERISTICS** # TYPICAL CHARACTERISTICS (continued) RESIDUAL DJ AND EYE OPENING #### **REVISION HISTORY** | Changes from Revision C (October 2012) to Revision D | Page | |--------------------------------------------------------------------------------------------------|-----------------------------| | Corrected formatting of the Differential output-voltage swing dc level section of the Electrical | al Characteristics table 10 | | Changes from Revision B (February 2012) to Revision C | Page | | Deleted setting recommendations on pulse durations for DEW1 and DEW2 | | | Revised text of the Output Ed-Emphasis section | 6 | | Deleted Diff <sub>VppTX</sub> row | 10 | | Inserted Diff <sub>VppTX_DE</sub> row | | | Changed Figure 10 caption | | | Changes from Revision A (October 2011) to Revision B | Page | | Changed pin type from CML to VML for pins 4, 5, 14, 15 | | | Changes from Original (June 2010) to Revision A | Page | | Changed pin EN number From: 4 To: 7 | | Submit Documentation Feedback Copyright © 2010-2013, Texas Instruments Incorporated 31-Oct-2012 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Samples | |------------------|--------|--------------|---------|----|-------------|----------------------------|------------------|---------------------|------------------| | | (1) | | Drawing | | | (2) | | (3) | (Requires Login) | | SN75LVCP601RTJR | ACTIVE | QFN | RTJ | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | Call TI | Level-2-260C-1 YEAR | | | SN75LVCP601RTJT | ACTIVE | QFN | RTJ | 20 | 250 | Green (RoHS<br>& no Sb/Br) | Call TI | Level-2-260C-1 YEAR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - $ilde{igspace}$ Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions. ## RTJ (S-PWQFN-N20) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206256-3/R 11/12 NOTE: All linear dimensions are in millimeters NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>