# SP8000 SERIES # **HIGH SPEED DIVIDERS** # SP 8743 B & M # AC COUPLED UHF PROGRAMMABLE DIVIDER 500 MHz ÷8/9 The SP8743M and B are high speed, programmable $\div$ 8/9 counters operating at an input frequency of up to 500MHz over the temperature ranges $-40^{\circ}$ C to $+85^{\circ}$ C and $0^{\circ}$ C to $70^{\circ}$ C respectively. The clock input is biased internally and is coupled to the signal source by a capacitor. The input signal path is completed by an input reference decoupling capacitor which is connected to ground. The division ratio is controlled by two $\overline{PE}$ inputs. The counter will divide by 8 when either input is in the high state and by 9 when both inputs are in the low state. These inputs are compatible with standard ECL 10K inputs and have the same temperature characteristics. Both inputs have nominal 4.3k $\Omega$ internal pulldown resistors. The true and inverse outputs are compatible with standard ECL II outputs. They may be used to drive ECL 10K circuits by the inclusion of two resistors as shown in Fig. 4. When using the device as a divide-by-eight prescaler the inverse output (o/p) should be connected to a PE input. #### ABSOLUTE MAXIMUM RATINGS | Power supply voltage, VCC - VEE | 0V to +8V | |----------------------------------|-----------------------| | Input voltage PE inputs | 0V to V <sub>CC</sub> | | Input voltage CP input | 2V p-p | | Output current | 20mA | | Operating junction temperature | +150°C | | Storage temperature | -55°C to +150°C | | | | Fig. 1 Pin connections #### **FEATURES** - Operating Temperature Range: 0°C to 70°C ('B' grade) -40°C to +85°C ('M' grade) - Self Biasing Clock Input - Wide Input Dynamic Range - Control Inputs ECL 10K Compatible - Low Propagation Delay - True and Inverse Outputs Available Fig. 2 SP8743 logic diagram | C | ount S | equen | ice | | |----------------|----------------|------------|----------------|---------------| | Ω <sub>1</sub> | Q <sub>2</sub> | $\Omega_3$ | Ω <sub>4</sub> | | | L | н | н | н | | | L | L | Н | н | | | н | L | L | L | | | н | н | L | L | | | L | н | Н | L | | | L | L | Н | L | | | TI | L | L | H | - Extra state | | H | L | | Н | | | н | н | L | Н | | | | | | | | | Division Ratio | | | | | | |----------------|----|----|---|----|--| | | 9 | 8 | 8 | -8 | | | PE1<br>PE2 | ц. | ЬН | H | ΙI | | ## **ELECTRICAL CHARACTERISTICS** PE inputs - ECL 10K compatible Outputs - ECL II compatible Test Conditions (unless otherwise stated): TAMB 0 C to -70 C ('B' grade) -40 C to +85 C ('M' grade) Supply Voltage $V_{CC}$ = +5.2V ± 0.25V $V_{EE}$ = 0V Clock Input Voltage 400mV to 800mV p·p | Value | | | 11 | Cliai | |-------|-------------------------------|-------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------| | Min. | Тур. | Max. | Units | Conditions | | 500 | 4<br>+3.9<br>45<br>4.3<br>400 | 40<br>100<br>60 | MHz V/μs ns V mA kΩ | V <sub>CC</sub> = +5.2V<br>Sinewave Input<br>V <sub>CC</sub> = +5.2V, 25°C<br>V <sub>CC</sub> = +5.2V, 25°C | | | 1 | Min. Typ. 500 4 +3.9 45 4.3 | Min. Typ. Max. 500 40 100 4 +3.9 45 4.3 | Min. Typ. Max. Units | Fig. 3 Test circuit ### APPLICATIONS INFORMATION #### Interfaces Fig. 4 Fig. 5 When operating the SP8743 in a synthesiser loop at 500MHz, the delay time through the programmable divider controlling the SP8743 is approximately 12ns As we believe that this delay would be a severe problem with TTL, we strongly recommend the use of ECL. The simple passive interface from the output of the SP8743 into ECL 10K logic is defined in Fig. 4. If TTL is required, the input interface to the $\overline{PE}$ pins, and the output of the SP8743 into TTL, is shown in Fig. 5. Fig. 6 SP8743 O/P to TTL I/P. Total delay from SP8743 clock I/P to Schottky gate O/P = 15ns typical. ### Sub-Systems Fig.7 A ÷ 32/33 application. Control loop delay time approx. 56ns. Fig.8 A÷16/17 application. Control loop delay time approx. 24ns using SP1034