# SP8000 SERIES # **HIGH SPEED DIVIDERS** # **SP8746 A, B & M** # DC COUPLED UHF PROGRAMMABLE DIVIDER 300 MHz ÷ 6/7 In frequency synthesis it is desirable to start programmable division at as high a frequency as possible, because this raises the comparison frequency and so improves the overall synthesiser performance. The SP8746 series are UHF integrated circuits that can be logically programmed to divide by either 6 or 7, . with input frequencies up to 300 MHz. The design of very fast fully programmable dividers is therefore greatly simplified by the use of these devices and makes them particularly useful in frequency synthesisers operating in the UHF band. All inputs and outputs are ECL-compatible throughout the temperature range: the clock inputs and programming inputs are ECL III-compatible while the two complementary outputs are ECL III-compatible to reduce power consumption in the output stage. ECL III output compatibility can be achieved very simply, however (see Operating Notes). The division ratio is controlled by two $\overline{PE}$ inputs. The counter will divide by 6 when either $\overline{PE}$ input is in the high state and by 7 when both inputs are in the low state. Both the $\overline{PE}$ inputs and the clock inputs have nominal 4.3k $\Omega$ pulldown resistors to $V_{EE}$ (negative rail). Fig. 2 Logic diagram (positive logic) # **ABSOLUTE MAXIMUM RATINGS** Supply voltage $|V_{CC} - V_{EE}|$ Input voltage $V_{in}$ (d.c.) Output current I out Max, junction temperature Storage temperature range 8V Not greater than the supply voltage in use. 20mA +150°C -55°C to +175°C Fig. 1 Pin connections (top) ## **FEATURES** - Military and Industrial Variants. - 300 MHz Toggle Frequency. - Low Power Consumption - ECL Compatibility on All I/Ps & O/Ps - Low Propagation Delay - True and Inverse Outputs ## QUICK REFERENCE DATA Temperature Ranges: 'A' Grade -55°C to -125°C 'B' Grade 0°C to -70°C 'M' Grade -40°C to -85°C Supply Voltage $$V_{CC} - V_{EE} = 5.2V$$ - Power Consumption 250mW Typ. - Propagation Delay 3ns Typ. | Clock<br>Pulse | Q <sub>2</sub> | Ω3 | Q <sub>4</sub> | | | | |----------------|----------------|--------------|----------------|--|--|--| | , | L | н | н | | | | | 2 | L | L | н | | | | | 2 | н | L | н | | | | | 4 | L | н | L | | | | | 5 | L | L | L | | | | | 6 | н | - <u>H</u> - | L | | | | | 7 | $\mathbb{H}$ | H. | H | | | | | Extra state | | | | | | | Table 1 Count sequence **ELECTRICAL CHARACTERISTICS** Test conditions (unless otherwise stated): T<sub>amb</sub>: 'A' grade -55°C to +125°C 'B' grade 0°C to +70°C 'M' grade -40°C to +85°C Supply voltage (see note 1): V<sub>CC</sub> 0V V<sub>EE</sub> -5.2V ### Div PE, PE<sub>2</sub> Ratio 7 6 н 6 L Н 6 Table 2 Truth table for control inputs The maximum possible loop delay for control is obtained if the $L \rightarrow H$ transition from $Q_3$ or the $H \rightarrow L$ transition from $\overline{Q}_3$ is used to clock the stage controlling the ÷6/7. The loop delay is 6 clock periods minus the internal delays of the ÷6/7 circuit. # Static Characteristics | Characteristic | Value | | | Units | Conditions | |-------------------------------------------------------------------------------------------------------------------------|----------------|------|----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Min. | Тур. | Max. | | Conditions | | Clock and PE input voltage levels VINH VINL Input pulldown resistance, between pins 1, 2, 3, and 16 and VEE (pin 12) | -1.10<br>-1.85 | 4.3 | -0.81<br>-1.50 | V<br>V | T <sub>amb</sub> = +25°C,<br>see Note 2 | | Output voltage levels VoH VoL | -0.85 | 4.3 | -1.50 | V<br>V | $T_{amb}$ = +25°C,<br>see Note 3.<br>$I_{out}$ (external) = 0mA<br>(There is an internal circuit<br>equivalent to a $2k\Omega$ pulldown<br>resistor on each output) | | Power supply drain current | | 50 | 65 | mA | | ### NOTES - The devices are specified for operation with the power supplies of $V_{CC}$ = 0V and $V_{EE}$ = $-5.2V \pm 0.25V$ , which are the normal ECL supply rails. They will also operate satisfactorily with TTL rails of $V_{CC}$ = $+5V \pm 0.25V$ and $V_{EE}$ = 0V. The input reference voltage has the same temperature coefficient as ECL III and ECL 10K. - The output voltage levels have the same temperature coefficients as ECL II output levels, 3 Fig. 3 Set-up timing diagram Fig. 4 Release timing diagram # **Dynamic Characteristics** | Characteristic | _ | Valuo | | | | | |------------------------------------------------------------------------|------|-------|------|-------|--------|--------------------------| | | Type | Min. | Тур. | Max. | Units | Conditions | | Clock input voltage levels | | | | | | | | VINH | All | -1.10 | 1 | -0.90 | V | $T_{amb} = +25^{\circ}C$ | | VINL | All | -1.70 | 1 | -1.50 | V | see Note 4 | | Max, toggle frequency | All | 300 | | | MHz | | | | | ł | | | MHz | | | | | | | | MHz | | | | | | | | MHz | | | Min. frequency with sinewave clock input | | | | 10 | MHz | | | · | | } | } | '* | 191112 | | | Min. slew rate of square wave input for correct operation down to OMHz | | | | 20 | V/μs | | | Propagation delay<br>(clock input to device output) | | | 3 | | ns | | | Set-up time | | | 1.5 | | ns | See note 5 | | Release time | | | 1.5 | | ns | See note 6 | ## NOTES - 4. The devices are dynamically tested using the circuit shown in Fig.5. The bias chain has the same temperature coefficient as ECL III and ECL 10K, and therefore tracks the input reference throughout the temperature range. The devices are tested with input amplitudes of 400 and 800 mV pp about that reference, over the full temperature range. - 5. Set-up time is defined as the minimum time that can elapse between a L-H transition of a control input and the next L-H clock pulse transition to ensure that the ±6 mode is forced by that clock pulse (see Fig. 3). - Release time is defined as the minimum time that can elapse between a HPL transition of a control input and the next LPH clock pulse transition to ensure that the ÷7 mode is forced by that clock pulse (see Fig. 4). Fig. 5 Test circuit for dynamic measurements ## OPERATING NOTES The SP8746 range of devices are designed to operate in the UHF band and therefore PCB layouts should comply with normal UHF rules, e.g. non-inductive resistors and capacitors should be used, power supply rails decoupled, etc. All clock and control imputs are compatible with ECL III and ECL 10K throughout the temperature range. However, it is often desirable to capacitively-couple the signal source to the clock, in which case an external bias network is required as shown in Fig. 6. Alternatively an SP8741 can be substituted. Fig. 6 Recommended input bias configuration for capacitive coupling to a continuous $50\Omega$ signal source. The ÷6/7 can be controlled by fully-programmable counter, provided that delays within the loop are kept to a minimum. The outputs and control inputs must therefore interface to TTL. The input TTL to ECL interface is accomplished with two resistors as shown in Fig. 7. The output ECL to TTL interface requires some gain and therefore uses a transistor. This interface as shown on Fig. 7, gives the true output; the inverse can be obtained by interchanging the $Q_3$ and $\overline{Q_3}$ outputs. The output interface will operate satisfactorily over the full military temperature range (-55°C to +125°C) at frequencies in excess of 35MHz. It has a fan out of one and the propagation delay through the divider plus the interface and one Schottky TTL gate is approximately 10ns, At an input frequency of 300 MHz this would only leave about 10 ns for the fully programmable counter to control the +6/7. The loop delay can be increased by extending the ÷6/7 function to, say, ÷24/25 or 48/49 (see Application Notes) The SP8746 device O/Ps are compatible with ECL II levels when there is no external load. They can be made compatible with ECL III and ECL 10K with a simple potential dividing network as shown in Fig. 8. The control and clock inputs are already compatible with ECL III and ECL 10K. The interface circuit of Fig. 8 can also be used to increase noise immunity when interfacing from ECL III and ECL 10K outputs at low current levels to ECL III and ECL 10K inputs. Fig. 8 ECL II to ECL III interface Fig. 7 TTL to ECL and ECL/TTL interfaces (for SP8746 devices and TTL operating from the same supply rails)