# ST10F166 # 16-BIT MCU WITH 256K FLASH MEMORY - High Performance 16-bit CPU with 4-Stage Pipeline - 100 ns Instruction Cycle Time at 20 MHz CPU Clock - 500 ns Multiplication (16 x 16 bit), 1 μs Division (32 / 16 bit) - Enhanced Boolean Bit Manipulation Facilities - Register-Based Design with Multiple Variable Register Banks - Single-Cycle Context Switching Support - Up to 256 KBytes Linear Address Space for Code and Data - 1 KByte On-Chip RAM - 32 KBytes On-Chip Flash EPROM with Bank Erase Feature - Protection-Optional Flash Memory - Dedicated Flash Control Register with Operation Lock Mechanism - 12 V External Flash Programming Voltage - Flash Program Verify and Erase Verify Modes - 1000 Flash Program/Erase Cycles guaranteed - Programmable External Bus Characteristics for Different Address Ranges - 8-Bit or 16-Bit External Data Bus - Multiplexed or Demultiplexed External Address/ Data Buses - Hold and Hold-Acknowledge Bus Arbitration Support - 512 Bytes On-Chip Special Function Register Area - Idle and Power Down Modes - 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC) - 16-Priority-Level Interrupt System - 10-Channel 10-bit A/D Converter with 9.7 μs Conversion Time (ST10F166) - 16-Channel Capture/Compare Unit - Two Multi-Functional General Purpose Timer Units with 5 Timers - Two Serial Channels (USARTs) - Programmable Watchdog Timer - Up to 76 General Purpose I/O Lines - Supported by a Wealth of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards - On-Chip Bootstrap Loader - 100-Pin Plastic PQFP Package February 1996 # Table of Contents ——— | | Page<br>Number | |----------------------------------------|----------------| | ST10F166 | | | 1 INTRODUCTION | | | 2 MEMORY ORGANIZATION | | | 3 EXTERNAL BUS CONTROLLER | | | 4 FLASH MEMORY | | | 5 FLASH MEMORY PROGRAMMING AND ERASURE | | | 6 FLASH MEMORY SECURITY | | | 7 CENTRAL PROCESSING UNIT (CPU) | | | 8 INTERRUPT SYSTEM | | | 9 A/D CONVERTER | | | 10 SERIAL CHANNELS | 21 | | 11 WATCHDOG TIMER | | | 12 PARALLEL PORTS | | | 13 CAPTURE/COMPARE UNIT (CAPCOM) | | | 14 GENERAL PURPOSE TIMER (GPT) UNIT | 25 | | 15 SOFTWARE DESCRIPTION | 28 | | 16 INSTRUCTION SET SUMMARY | | | 17 SPECIAL FUNCTION REGISTER OVERVIEW | | | 18 ELECTRICAL CHARACTERISTICS | | | 18.1 Absolute Maximum Ratings | | | 18.2 Parameter Interpretation | 37 | | 18.3 DC Characteristics | 38 | | 18.4 A/D Converter Characteristics | 41 | | 18.5 Testing Waveforms | 42 | | 18.6 Memory Cycle Variables | 42 | | 18.7 AC Characteristics | 43 | | 19 GENERAL INFORMATION | 62 | #### 1 INTRODUCTION The ST10F166 is the FLASH memory members of the ST10 family of microcontrollers developed and produced by SGS-THOMSON Microelectronics in CMOS technology, they combine high CPU performance (up to 10 million instructions per second) with high peripheral functionality, enhanced IO-capabilities and an on-chip reprogrammable 32 KByte Flash Memory. The ST10F166-16 derives its CPU clock signal (operating clock) directly from the onchip oscillator without using a prescaler. With a clock duty cycle of 0.4 to 0.6, the recommended clock frequency is 16MHz for the ST10F166. The ST10F166 operates at half the oscillator clock frequency (using a 2:1 oscillator prescaler). Figure 1. Logic Symbol Figure 2. Pin Configuration Rectangular PQFP-100 (top view) **Table 1. Pin Definition and Function** | Symbol | Pin | Input (I) | | | | | |--------------------------|----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Symbol | Number | Output (O) | Function | | | | | P4.0 –<br>P4.1 | 16 - 17 | 1/0 | Port 4 is a 2-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. In case of an external bus configuration, Port 4 can be used to output the segment address lines: | | | | | | 16<br>17 | 0 0 | P4.0A16Least Significant Segment Addr. Line P4.1A17Most Significant Segment Addr. Line | | | | | VTAL | | _ | XTAL1:Input to the oscillator amplifier and input to the internal clock generator | | | | | XTAL1 | 20 | I | XTAL2:Output of the oscillator amplifier circuit. | | | | | XTAL2 | 19 | 0 | To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed. | | | | | BUSACT,<br>EBC1,<br>EBC0 | 22<br>23<br>24 | <br> -<br> - | External Bus Configuration selection inputs. These pins are sampled during reset and select either the single chip mode or one of the four external bus configurations: BUSACTEBC1EBC0Mode/Bus Configuration 00 0 8-bit demultiplexed bus 00 1 8-bit multiplexed bus 01 0 16-bit multiplexed bus 01 0 16-bit demultiplexed bus 10 0 Single chip mode 10 1 Reserved. 11 0 Reserved. After reset pin EBC1 accepts the programming voltage for the Flash Memory as an "alternate function": | | | | | V <sub>PP</sub> | 23 | | Flash Memory Programming Voltage V <sub>PP</sub> = 12 V. | | | | | RSTIN | 27 | I | Reset Input with Schmitt-Trigger characteristics. A low level at this pin for a specified duration while the oscillator is running resets the ST10R165. An internal pullup resistor permits power-on reset using only a capacitor connected to V <sub>ss</sub> . | | | | | RSTOUT | 28 | 0 | Internal Reset Indication Output. This pin is set to a low level when the part is executing either a hardware-, a software- or a watchdog timer reset. RSTOUT remains low until the EINIT (end of initialization) instruction is executed. | | | | Table 1. Pin Definition and Function | Symbol | Pin | Input (I) | Francisco | | | |-----------------|--------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Syllibol | Number | Output (O) | Function | | | | NMI | 29 | ı | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, the NMI pin must be low in order to force the ST10R165 to go into power down mode. If NMI is high, when PWRDN is executed, the part will continue to run in normal mode. | | | | | | | If not used, pull NMI high externally. | | | | ALE | 25 | 0 | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes. | | | | RD | 26 | 0 | External Memory Read Strobe. RD is activated for every external instruction or data read access. | | | | P1.0 –<br>P1.15 | 30 - 37<br>40 - 47 | I/O | Port 1 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 1 is used as the 16-bit address bus (A) in demultiplexed bus modes and also after switching from a demultiplexed bus mode to a multiplexed bus mode | | | | P5.0 –<br>P5.9 | 48 – 53<br>56 – 59 | | Port 5 is a 10-bit input-only port with Schmitt-Trigger characteristics. The pins of Port 5 also serve as the (up to 10) analog input channels for the A/D converter, where P5.x equals ANx (Analog input channel x) for ST10F166 & ST10F166-16. | | | | P2.0 | 62 – 77<br>62 | 1/0 | Port 2 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. The following Port 2 pins also serve for alternate functions: P2.0CC0IOCAPCOM: CC0 CapIn/Comp.Out | | | | P2.15 | <br>75 | I/O<br>O<br>I/O | P2.13CC13IOCAPCOM: CC13 CapIn/Comp.Out, BREQExternal Bus Request Output P2.14CC14IOCAPCOM: CC14 CapIn/Comp.Out, | | | | | 76<br>77 | 000- | HLDAExternal Bus Hold Acknowl. Output P2.15CC15IOCAPCOM: CC15 CapIn/Comp.Out, HOLDExternal Bus Hold Request Input | | | Table 1. Pin Definition and Function | Symbol | Pin | Input (I) | Function | | | |-------------------|----------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Number | Output (O) | 1 dilotoii | | | | | 80 – 92,<br>95 – 97 | 1/O<br>1/O | Port 3 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. The following Port 3 pins also serve for alternate functions: | | | | P3.0 –<br>P3.15 | 80<br>81<br>82<br>83<br>84<br>85 | 1 0 1 0 1 | P3.0T0INCAPCOM Timer T0 Count Input P3.1T6OUTGPT2 Timer T6 Toggle Latch Output P3.2CAPINGPT2 Register CAPREL Capture Input P3.3T3OUTGPT1 Timer T3 Toggle Latch Output P3.4T3EUDGPT1 Timer T3 Ext.Up/Down Ctrl.Input P3.5T4INGPT1 Timer T4 Input for Count/Gate/Reload/Capture P3.6T3INGPT1 Timer T3 Count/Gate Input | | | | | 86<br>87 | | P3.7T2INGPT1 Timer T2 Input for Count/Gate/Reload/Capture | | | | | 88<br>89<br>90<br>91<br>92<br>95<br>96<br>97 | 0 0 0 0 0 0 0 0 | P3.8TxD1ASC1 Clock/Data Output (Asyn./Syn.) P3.9RxD1ASC1 Data Input (Asyn.) or I/O (Syn.) P3.10TxD0ASC0 Clock/Data Output (Asyn./Syn.) P3.11RxD0ASC0 Data Input (Asyn.) or I/O (Syn.) P3.12BHEExt. Memory High Byte Enable Signal, P3.13WRExternal Memory Write Strobe P3.14READYReady Signal Input P3.15CLKOUTSystem Clock Output (=CPU Clock) | | | | P0.0 –<br>P0.15 | 98 – 5<br>8 – 15 | l/O | Port 0 is a 16-bit bidirectional IO port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. In case of an external bus configuration, Port 0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes. Demultiplexed bus modes: Data Path Width:8-bit 16-bit P0.0 – P0.7:D0 – D7 D0 - D7 P0.8 – P0.15:output! D8 - D15 Multiplexed bus modes: Data Path Width:8-bit 16-bit P0.0 – P0.7:AD0 – AD7AD0 - AD7 P0.8 – P0.15:A8 - A15 AD8 - AD15 | | | | V <sub>AREF</sub> | 54 | - | Reference voltage for the A/D converter for ST10F166 & ST10F166-16 | | | | V <sub>AGND</sub> | 55 | - | Reference ground for the A/D converter for ST10F166 & ST10F166-16 | | | | V <sub>DD</sub> | 7, 18, 38,<br>61, 79,<br>93 | - | Digital Supply Voltage: + 5 V during normal operation and idle mode. ≥ 2.5 V during power down mode | | | | V <sub>SS</sub> | 6, 21, 39,<br>60, 78,<br>94 | - | Digital Ground. | | | 7/62 SGS-THOMSON MICROFLECTRONICS ### **2 MEMORY ORGANIZATION** The memory space of the ST10F166 is configured in a Von Neumann architecture which means that code memory, data memory, registers and I/O ports are organized within the same linear address space which currently includes 256 Kbytes. The entire memory space can be accessed bytewise or wordwise. Particular portions of the on-chip memory have additionally been made directly bit addressable. The ST10F166 contains 32 Kbytes of FLASH EPROM for code or constant data, mapped in segment 0 or in segment 1 by software. A large dual port RAM of 1 Kbyte is provided as a storage for user defined variables, for the system stack, general purpose register banks and even for code. A register bank can consist of up to 16 wordwide (R0 to R15) and/or bytewide (RL0, RH0, ..., RL7, RH7) called General Purpose Registers (GPRs). 512 bytes of the address space are reserved for the Special Function Register (SFR) area. SFRs are registers which are used for controlling and monitoring functions of the different on-chip units. 118 SFRs are currently implemented. Unused SFR addresses are reserved for future members of the ST10 Family. In order to meet the needs of designs where more memory is required than is provided on chip, up to 256 Kbytes of external RAM and/or ROM can be connected to the microcontroller. ### **3 EXTERNAL BUS CONTROLLER** All external memory accesses are performed by the on-chip External Bus Controller (EBC). During Reset, it can be programmed to either the Single Chip Mode when no external memory is required, or to one of four different external memory access modes, which are as follow: 16/18 bit Addresses, 8 bit Data, Demultiplexed 16/18 bit Addresses, 8 bit Data, Multiplexed 16/18 bit Addresses, 16 bit Data, Demultiplexed 16/18 bit Addresses, 16 bit Data, Multiplexed In the demultiplexed bus mode, Port 1 is used as an output for addresses and Port 0 is used as an input/output for data. In the multiplexed bus modes, one of the two 16 bit ports, Port 0, is used as an input/output for both addresses and data. For applications which require less than 64 Kbytes of memory space, a non-segmented memory model can be selected. During the initialization phase, the bus configuration and mapping of the Flash Memory to segment 1 may be programmed. After the EINIT instruction, only the external bus configuration can be changed at any time. In this case, all memory locations can be addressed by 16 bits, and thus port 4 is not needed as an output for the two significant address biss (A17 and A16, as is the case when using the segmented memory model. 10/62 Figure 3. Memory Organization SGS-THOMSON MICROFLEGIRONICS 7929237 0079632 085 ### **4 FLASH MEMORY** The ST10F166 provides, in addition to the RAM, 32 k bytes of Electrically Erasable and reprogram-mable non-volatile (FLASH) memory. This memory is organised as 8K x 32 bit allowing a complete instruction to be read during one instruction fetch cycle. Data values stored can be read as 16 bit operands using all addressing modes of ST10F166 instruction set. The FLASH memory is located in segment 0 (0 to 07FFFh) during reset, and thus contains the reset and interrupt vectors. To provide full flexibility in the use of the ST10F166, the FLASH memory may be remapped to segment ~ (0000 to 17FFFh) during initialization. This allows the interrupt vector to be programmed from external memory, while retaining the common routines and constants programmed into the FLASH memory. For ease of program updating, the FLASH memory is organised into 4 banks, each of which may be independently Erased. Table 2. FLASH memory Bank Organisation | Bank | Addresses<br>(Segment 0) | Size<br>(bytes) | |------|--------------------------|-----------------| | 0 | 00000h to 02FFFh | 12K | | 1 | 03000h to 05FFFh | 12K | | 2 | 06000h to 077FFh | 6K | | 3 | 07800h to 07FFFh | 2K | ### 5 FLASH MEMORY PROGRAMMING AND ERASURE The FLASH memory is programmed using the PRESTO F Program Write algorithm for reliability. This algorithm provides a typical programming time of $25\mu s$ per word and erasing of 1s per bank. Erasure of the FLASH memory is performed in the program mode using the PRESTO F Erase algo-rithm, and operates on the selected bank of the memory. Timing of the Write/Erase cycles is automatically generated by a programmable timer and completion is indicated by a flag. A second flag indicates that the $V_{PP}$ voltage was correct for the whole programming cycle to ensure reliability. The FLASH memory features a typical endurance of 100 Erase/Program cycles. ### **6 FLASH MEMORY SECURITY** Security and reliability are enhanced by the built-in features. A key code sequence is used to enter the Write/Erase mode preventing false write cycles, while a programmable option (set by the programming board) prevent any access to the FLASH memory from the internal RAM or from External Memory. If the security option is set, the FLASH memory is accessed only from program within the FLASH memory area. This protection may be disabled by instructions executed from the FLASH memory only (when not in write/erase mode). Figure 4. PRESTO F Program Write Algorithm 13/62 SGS-THOMSON Figure 5. PRESTO F Erase Algorithm ### **7 CENTRAL PROCESSING UNIT (CPU)** The main core of the CPU consists of a 4-stage instruction pipeline, a 16-bit arithmetic and logic unit (ALU) and dedicated SFRs. Additional hardware provide a separate multiply and divide unit, a bit-mask generator and a barrel shifter. Based on these hardware provisions, most of the ST10F166 instructions can be executed in just one machine cycle which requires 100 ns at 20 MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle independent of the number of bits to be shifted. For fast execution: All multiple-cycle instructions have been optimized . A 32-/16 bit division in 1 $\mu$ s, a 16 $\times$ 16 bit multiplication in 0.5 $\mu$ s, and program branches in 200 ns. Another pipeline optimization, the 'Jump Cache', allows reducing the execution time of repeatedly performed jumps in a loop from 200 ns to 100 ns. The CPU disposes of an actual register context consisting of up to 16 wordwide GPRs which are physically allocated within the on-chip RAM area. A Context Pointer (CP) register determines the base address of the active register bank to be accessed by the CPU at the time. The number of register banks is only restricted by the available internal RAM space. For easy parameter passing, register banks can also be organized to overlapping. A system stack of up to 512 bytes is provided as a storage for temporary data. The system stack is allocated in the on-chip RAM area, and it is accessed by the CPU via the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared against the stack pointer value upon each stack access for the detection of a stack overflow or underflow. ### C.P.U. (Cont'd) The high performance offered by the hardware implementation of the CPU can efficiently be used by a programmer via the highly functional ST10F166 instruction set which includes the following instruction classes: - Arithmetic Instructions - Logical Instructions - Boolean Bit Manipulation Instructions - Compare and Loop Control Instructions - Shift and Rotate Instructions - Prioritize Instruction - Data Movement Instructions - System Stack Instructions - Jump and Call Instructions - Return Instructions - System Control Instructions - Miscellaneous Instructions The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands Figure 6. CPU Block Diagram SGS-THOMSON MICROFILECTRONICS ### **8 INTERRUPT SYSTEM** With an interrupt response time within a range from 250 ns to 500 ns (in case of internal program execution), the ST10F166 is capable of reacting very fast to the occurance of non-deterministic events. The architecture of the ST10F166 supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC). In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an optional increment of either the PEC source or the destination pointer. An individual PEC transfer counter is implicitly decremented for each PEC service except when operating in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corres-ponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data, or for transferring A/D converted results to a memory table. The ST10F166 has 8 PEC chan-nels each of which offers such fast interrupt-driven data transfer capabilities. A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bit field exists for each of the possible interrupt sources. Via its related register, each source can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt sources has a dedicated vector location. Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number. The ST10F166 also provides an efficient mechanism to identify and to process 'HardwareTraps' exceptions or error conditions that arise during run-time. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). ### Interrupt System (Cont'd) The following table shows all of the possible ST10F166 interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers: **Table 3. Interrupt Sources and Hardware Location** | Source of Interrupt or | Request | Enable | Interrupt | Vector | Trap | |---------------------------|---------|--------|-----------|----------|--------| | PEC Service Request | Flag | Flag | Vector | Location | Number | | CAPCOM Register 0 | CC0IR | CC0IE | CCOINT | 40h | 10h | | CAPCOM Register1 | CC1IR | CC1IE | CC1INT | 44h | 11h | | CAPCOM Register 2 | CC2IR | CC2IE | CC2INT | 48h | 12h | | CAPCOM Register 3 | CC3IR | CC3IE | CC3INT | 4Ch | 13h | | CAPCOM Register 4 | CC4IR | CC4IE | CC4INT | 50h | 14h | | CAPCOM Register 5 | CC5IR | CC5IE | CC5INT | 54h | 15h | | CAPCOM Register 6 | CC6IR | CC6IE | CC6INT | 58h | 16h | | CAPCOM Register 7 | CC7IR | CC7IE | CC7INT | 5Ch | 17h | | CAPCOM Register 8 | CC8IR | CC8IE | CC8INT | 60h | 18h | | CAPCOM Register 9 | CC9IR | CC9IE | CC9INT | 64h | 19h | | CAPCOM Register 10 | CC10IR | CC10IE | CC10INT | 68h | 1Ah | | CAPCOM Register 11 | CC11IR | CC11IE | CC11INT | 6Ch | 1Bh | | CAPCOM Register 12 | CC12IR | CC12IE | CC12INT | 70h | 1Ch | | CAPCOM Register 13 | CC13IR | CC13IE | CC13INT | 74h | 1Dh | | CAPCOM Register 14 | CC14IR | CC14IE | CC14INT | 78h | 1Eh | | CAPCOM Register 15 | CC15IR | CC15IE | CC15INT | 7Ch | 1Fh | | CAPCOM Timer 0 | T0IR | TOIE | TOINT | 80h | 20h | | CAPCOM Timer 1 | T1IR | T1IE | T1INT | 84h | 21h | | GPT 1 Timer 2 | T2IR | T2IE | T2INT | 88h | 22h | | GPT 1 Timer 3 | T3IR | T3IE | T3INT | 8Ch | 23h | | GPT 1 Timer 4 | T4IR | T4IE | T4INT | 90h | 24h | | GPT 1 Timer 5 | T5IR | T5IE | T5INT | 94h | 25h | | GPT 1 Timer 6 | T6IR | T6IE | T6INT | 98h | 26h | | GPT 2 CAPREL Register | CRIR | CRIE | CRINT | 9Ch | 27h | | A/D Conversion Complete | ADCIR | ADCIE | ADCINT | A0h | 28h | | A/D Overrun Error | ADEIR | ADEIE | ADEINT | A4h | 29h | | Serial Channel 0 Transmit | S0TIR | SOTIE | SOTINT | A8h | 2Ah | | Serial Channel 0 Receive | SORIR | SORIE | SORINT | ACh | 2Bh | | Serial Channel 0 Error | SOEIR | SOEIE | SOEINT | B0h | 2Ch | | Serial Channel 1 Transmit | S1TIR | S1TIE | SITINT | B4h | 2Dh | | Serial Channel 1 Receive | S1RIR | S1RIE | S1RINT | B8h | 2Eh | | Serial Channel 1 Error | S1EIR | S1EIE | S1EINT | BCh | 2Fh | ### Interrupt System (Cont'd) Except when another higher prioritized trap service being in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts. The following table shows all of the possible exceptions or error conditions that can arise during run-time: **Table 4. Exceptions and Errors during Runtime** | Exception Condition | Trap<br>Flag | Trap<br>Vector | Vector<br>Location | Trap<br>Number | Trap<br>priority | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|-------------------------------------------------------|----------------------------|------------------------------| | Reset Functions: Hardware Reset | | RESET | 0h | 0h | 111 | | Software Reset Watchdog Timer Overflow | | RESET<br>RESET | Oh<br>Oh | 0h<br>0h | (1)<br>(1) | | Class A Hardware Traps:<br>Non-Maskable Interrupt<br>Stack Overflow<br>Stack Underflow | NMI<br>STKOF<br>STKUF | NMITRAP<br>STOP-<br>TRAP<br>STUTRAP | 08h<br>10h<br>18h | 2h<br>4h<br>6h | \$1<br>!! | | Class B Hardware Traps: Undefined Opcode Protected Instruction Fault Illegal Word Operand Access Illegal Instruction Access Illegal External Bus Access Reserved | UNDOPC<br>PRTFLT<br>ILLOPA<br>ILLINA<br>ILLBUS | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | 28h<br>28h<br>28h<br>28h<br>28h<br>28h<br>[2Ch - 3Ch] | Ah<br>Ah<br>Ah<br>Ah<br>Ah | <br> | | Software Traps TRAP Instruction | | | Any<br>[0h - 1FCh]<br>in steps<br>of 4h | Any<br>[0h - 7Fh] | Current<br>CPU Pri-<br>ority | #### 9 A/D CONVERTER For analog signal measurement, a 10-bit A/D converter with 10 multiplexed input channels, a sample and hold circuit has been integrated on-chip. It uses the method of successive approximation which returns the conversion result for an analog channel within 9.75 $\mu$ s (@fosc = 40 MHz). Overrun error detection capability is provided for the conversion result register (ADD-AT): an interrupt request will be generated when the result of a previous conversion has not been read from the result register at the time the next conversion is complete. For applications which require less than 10 analog input channels, the remaining channels can be used as digital input port pins. The A/D converter of the ST10F166 supports four different conversion modes. In the standard Single Channel conversion mode, the analog level on a specified channel is once sampled and converted into a digital result. In the Single Channel Continuous mode, the analog level is repeatedly sampled and converted without software intervention. In the Auto Scan mode, the analog levels on a prespecified number of channels are sequentially sampled and converted. In the Auto Scan Continuous mode, the number of prespecified channels is repeatedly sampled and converted. The Peripheral Event Controller (PEC) may be used to automatically store the conversion results into a table in memory for later evaluation, without requiring the overhead of entering and exiting interrupt routines for each data transfer. #### 10 SERIAL CHANNELS Serial communication with other microcontrollers, processors, terminals, or external peripheral components is provided by two serial interfaces with identical functionality, Serial Channel 0 (ASC0) and Serial Channel 1 (ASC1). They support full-duplex asynchronous communication up to 625 Kbaud and half-duplex synchronous communication up to 2.5 Mbaud. Two dedicated baud rate generators allow to set up all standard baud rates without oscillator tuning. For transmission, reception, and erroneous reception 3 separate interrupt vectors are provided for each serial channel. In the synchronous mode, one data byte is transmitted or received synchronously to a shift clock which is generated by the ST10F166. In the asynchronous mode, an 8-or 9-bit data frame is transmitted or received, preceded by a start bit and terminated by one or two stop bits. For multiprocessor communication, a mechanism to distinguish address from data bytes has been included (8-bit data + wake up bit mode), and a loop back option is available for testing purposes. A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. A parity bit can automatically be generated on transmission or be checked on reception. Framing error detection allows to recognize data frames with missing stop bits. An overrun error will be generated if the last character received has not been read out of the receive buffer register at the time the reception of a new character is complete. #### 11 WATCHDOG TIMER The Watchdog Timer of the ST10F166 represents one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time. The Watchdog Timer of the ST10F166 is always enabled after a reset of the chip, and can only be disabled in the time interval until the EINIT (end of initialization) instruction has been executed. Thus, the chip's start-up procedure is always monitored. When the software has been designed to service the Watchdog Timer before it overflows, the Watchdog Timer times out if the program does not progress properly due to hardware or software related failures. When the Watchdog Timer overflows, it generates an internal hardware reset and pulls the RSTOUT pin low in order to allow external hardware components to reset. The Watchdog Timer of the ST10F166 is a 16-bit timer which can either be clocked with fosc/4 or fosc/256. The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the high byte of the Watchdog Timer is reloaded. Thus, time intervals between 25 $\mu$ s and 420 ms can be monitored (@fosc = 40 MHz). The default Watch-dog Timer interval after reset is 6.55 ms. #### 12 PARALLEL PORTS The ST10F166 provides 76 I/O lines which are organized into four 16-bit I/O ports (Port 0 through 3), one 2-bit I/O port (Port 4), and one 10-bit input port (Port 5). All port lines are bit addressable, and all lines of Port 0 through 4 are individually bit programmable as inputs or outputs via direction registers. The I/O ports are true bidirectional ports which are switched to the high impedance state when configured as inputs. During the internal reset, all port pins are configured as inputs. Each port line has one programmable alternate input or output function associated with it. Ports 0 and 1 may be used as address and data lines when accessing external memory, while Port 4 outputs the additional segment address bits A16 and A17 in systems where segmentation is enabled to access more than 64 Kbytes of memory. Port 2 is associated with the capture inputs/compare outputs of the CAPCOM unit, and Port 3 includes alternate functions of timers, serial interfaces, optional bus control signals (WR, BHE, READY), and the system clock output (CLKOUT). Port 5 is used for the analog input channels to the A/D converter. When none of the alternate functions is not used, the respective port line may be used as general purpose I/O line. SGS-THOMSON ### 13 CAPTURE/COMPARE UNIT (CAPCOM) The CAPCOM unit supports generation and control of timing sequences on up to 16 channels, with a maximum resolution of 400 ns. The CAPCOM unit is typically used to handle high speed I/O tasks such as pulse and waveform generation, pulse width modulation (PWM), Digital to Analog (D/A) conversion, software timing, or time recording relative to external events. Two 16-bit timers (T0/T1) with reload registers provide two independent time bases for the capture/compare register array. The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustment to the application specific requirements. In addition, an external count input for CAPCOM timer T0 allows event scheduling for the capture/compare registers relative to external events. The capture/compare register array contains 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer T0 or T1, and programmed for capture or compare function. Each register has one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin to indicate the occurrence of a compare event. When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched ('captured') into the capture/compare register in response to an external event at the port pin which is associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event. The contents of all registers which have been selected for one of the five compare modes are continuously compared with the contents of the allocated timers. When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the selected compare mode. ### CAPCOM (Cont'd) **Table 5. Compare Modes** | Compare Modes | Functions | |-------------------------|----------------------------------------------------------------------------------------------------------------------------| | Mode 0 | Interrupt-only compare mode; several compare interrupts per timer period are possible | | Mode 1 | Pin toggles on each compare match; several compare events per timer period are possible | | Mode 2 | Interrupt-only compare mode; only one compare interrupt per timer period is generated | | Mode 3 | Pin set to '1' on match; pin reset to '0' on compare timer overflow; only one compare event per timer period is generated | | Double<br>Register Mode | Two registers operate on one pin; pin toggles on each compare match; several compare events per timer period are possible. | Figure 7. CAPCOM Block Diagram ### 14 GENERAL PURPOSE TIMER (GPT) UNIT The GPT unit represents a very flexible multifunctional timer counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication. The GPT unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module. Each of the three timers T2, T3, T4 of the GPT1 module can be configured individually for one of three basic modes of operation, which are Timer, Gated Timer, and Counter Mode. In Timer Mode, the input clock for a timer is derived from the internal system clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events. Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (T2IN, T3IN, T4IN) which serves as gate or clock input. The maximum resolution of the timers in the GPT1 module is 400 ns (@fosc = 40 MHz). The count direction (up/down) for each timer is programmable by software. For timer T3, the count direction may additionally be altered dynamically by an external signal on a port pin (T3EUD) to facilitate functions such as position tracking. Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on a port pin (T3OUT) e. g. for time out monitoring of external hardware components, or may be used internally to clock timers T2 and T4 for measuring long time periods with high resolution. ### G.P.T. (Cont'd) In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 are captured into T2 or T4 in response to a signal at their associated input pins (T2IN, T4IN). Timer T3 is reloaded with the contents of T2 or T4 either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention. With its maximum resolution of 200 ns (@fosc = 40 MHz), the GPT2 module provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can independently count up or down, clocked with an input clock which is derived from a programmable prescaler. Concatenation of the timers is supported via the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow. The state of this latch may be used to clock timer T5, or it may be output on a port pin (T6OUT). The overflows/underflows of timer T6 can additionally be used to clock the CAPCOM timers T0 or T1, and to cause a reload from the CAPREL register. The CAPREL register may capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN), and timer T5 may optionally be cleared after the same signal transition. This allows absolute time differences to be measured or pulse multiplication to be performed without software overhead. SGS-THOMSON EXECUTE STRONGS ### G.P.T. (Cont'd) Figure 8. GPT1 Block Diagram Figure 9. GPT2 Block Diagram #### 15 SOFTWARE DESCRIPTION ### **Addressing Modes** The ST10F166 offers different powerful addressing modes to facilitate rapid access on word, byte and bit data, or to specify the destination address of a branch instruction. The addressing modes are subdivided in six different categories as follows. **Short addressing modes**: an implicit base offset address is used to specify a physical 18-bit address. EA = Base Address + k Short Address. k = 1 or 2 EA = Effective Address This mode allows direct access to any GPR or SFR and any word in the bit-addressable memory space. (in case of a byte operation on an SFR, only the low byte can be accessed via 'reg'). **Long addressing modes**: one of the four DPP registers, selected by bit 15 and 14 of the 16-bit address, is used to specify a physical 18-bit address. EA = Contents of DPPi + Page Offset Address i: specified by bit 15, 14 of the 16 bit address. Page Offset Address: bit 13 to 0 of the 16 bit address. In this mode, any word or byte data within the entire memory space can be accessed directly. Word accesses may not be performed on odd byte addresses, otherwise a hardware trap will occur. **Indirect addressing modes**: a 16-bit long address is specified indirectly by the contents of a word GPR which is specified directly by a short address. Any word GPR can be used, except for arithmetic, logical and compare instructions, where only R0 to R3 are allowed. There are also certain modes which allow decrementing or incrementing the indirect address pointers by a data-type-dependent value. Long Address = [GPR Address] + Constant EA = Contents of DPPi + Page Offset Address i: specified by bit 15, 14 of the Long Address. Page Offset Address: bit 13 to 0 of the long address Long Address Long Address bit15,14 specify i bit 13 to 0 **Immediate data:** these data are represented in the instruction formats by either 3,4,8 or 16 bits. **Branch target addressing modes**: to specify the destination address and segment of jump or call instructions, relative, absolute and indirect modes can be used to update the Instruction Pointer (IP) register while the Code Segment Pointer (CSP) register can be updated only with absolute values. ### **Condition Flags:** The condition flags of the PSW register (N,C,V,Z,E) indicate the ALU status due to the last performed ALU operation. They are set by most of the instructions due to specific rules which depend on the ALU or data movement operation performed by an instruction. If the PSW register is the destination operand of an instruction, the PSW flags do NOT represent the condition flags of this instruction as usual. E: End of a table in a table search operation Z: Zero V: Overflow C: Carry N: Negative ## **Software Description** (Cont'd) **Table 6. Addressing Mode Summary** | Notation | | |--------------|----------------------------------------------------------------------------------| | #data3 | | | #data4 | | | #data8 | | | #data16 | | | #mask | | | Rw Rb | | | reg | | | Mem | | | [Rw] | | | [Rw+] | | | [-Rw] | | | [Rw+#data16] | | | bitoff | | | bitaddr.b | | | | #data3 #data4 #data8 #data16 #mask Rw Rb reg Mem [Rw] [Rw+] [-Rw] [Rw+#data16] | **Table 7. Condition Code Summary** | UC | Unconditional | 1=1 | |-----|--------------------------------|--------------------| | Z | Zero | Z=1 | | NZ | No Zero | Z=0 | | V | Overflow | V=1 | | NV | No Overflow | V=0 | | N | Negative | N=1 | | NN | Not Negative | N=0 | | С | Carry | C=1 | | NC | No Carry | C=0 | | EQ | Equal | Z=1 | | NE | Not Equal | Z=0 | | ULT | Unsigned Less Than | C=1 | | UGE | Unsigned Greater Than or Equal | C=0 | | ULE | Unsigned Less Than or Equal | (Z or C)=1 | | UGT | Unsigned Greater Than | (Z or C)=0 | | SLT | Signed Less Than | (N xor V)=1 | | SGE | Signed Greater Than or Equal | (N xor V)=0 | | SLE | Signed Less Than or Equal | (Z or (N xor V))=1 | | SGT | Signed Greater Than | (Z or (N xor V))=0 | | NET | Not Equal AND Not End of Table | (Z or E)=0 | SGS-THOMSON BUCROBLECTRONICS 30/62 **7929237 0079652 973** ### 16 INSTRUCTION SET SUMMARY The table below lists the instructions of the ST10F166 in a condensed way. The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "ST10 Programming Manual". This document also provides a detailed description of each instruction. | Mnemonic | Description | Bytes | |-----------------|---------------------------------------------------------------------------------------------------|-------| | ADD(B) | Add word (byte) operands | 2/4 | | ADDC(B) | Add word (byte) operands with Carry | 2/4 | | SUB(B) | Subtract word (byte) operands | 2/4 | | SUBC(B) | Subtract word (byte) operands with Carry | 2/4 | | MUL(U) | (Un)Signed multiply direct GPR by direct GPR (16-16-bit) | 2 | | DIV(U) | (Un)Signed divide register MDL by direct GPR (16-/16-bit) | 2 | | DIVL(U) | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit) | 2 | | CPL(B) | Complement direct word (byte) GPR | 2 | | NEG(B) | Negate direct word (byte) GPR | 2 | | AND(B) | Bitwise AND, (word/byte operands) | 2/4 | | OR(B) | Bitwise OR, (word/byte operands) | 2/4 | | XOR(B) | Bitwise XOR, (word/byte operands) | 2/4 | | BCLR | Clear direct bit | 2 | | BSET | Set direct bit | 2 | | BMOV(N) | Move (negated) direct bit to direct bit | 4 | | BAND, BOR, BXOR | AND/OR/XOR direct bit with direct bit | 4 | | ВСМР | Compare direct bit to direct bit | 4 | | BFLDH/L | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data | 4 | | CMP(B) | Compare word (byte) operands | 2/4 | | CMPD1/2 | Compare word data to GPR and decrement GPR by 1/2 | 2/4 | | CMPI1/2 | Compare word data to GPR and increment GPR by 1/2 | 2/4 | | PRIOR | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2 | | SHL / SHR | Shift left/right direct word GPR | 2 | | ROL/ROR | Rotate left/right direct word GPR | 2 | | ASHR | Arithmetic (sign bit) shift right direct word GPR | 2 | | MOV(B) | Move word (byte) data | 2/4 | ## Instruction Set Summary (Cont'd) | Mnemonic | Description | Bytes | |---------------------|-------------------------------------------------------------------------------------|-------| | MOVBS | Move byte operand to word operand with sign extension | 2/4 | | MOVBZ | Move byte operand to word operand, with zero extension | 2/4 | | JMPA, JMPI, JMPR | Jump absolute/indirect/relative if condition is met | 4 | | JMPS | Jump absolute to a code segment | 4 | | J(N)B | Jump relative if direct bit is (not) set | 4 | | JBC | Jump relative and clear bit if direct bit is set | 4 | | JNBS | Jump relative and set bit if direct bit is not set | 4 | | CALLA, CALLI, CALLR | Call absolute/indirect/relative subroutine if condition is met | 4 | | CALLS | Call absolute subroutine in any code segment | 4 | | PCALL | Push direct word register onto system stack and call absolute subroutine | 4 | | TRAP | Call interrupt service routine via immediate trap number | 2 | | PUSH, POP | Push/pop direct word register onto/from system stack | 2 | | SCXT | Push direct word register onto system stack and update register with word operand | 4 | | RET | Return from intra-segment subroutine | 2 | | RETS | Return from inter-segment subroutine | 2 | | RETP | Return from intra-segment subroutine and pop direct word register from system stack | 2 | | RETI | Return from interrupt service subroutine | 2 | | SRST | Software Reset | 4 | | IDLE | Enter Idle Mode | 4 | | PWRDN | Enter Power Down Mode (supposes NMI-pin being low) | 4 | | SRVWDT | Service Watchdog Timer | 4 | | DISWDT | Disable Watchdog Timer | 4 | | EINIT | Signify End-of-Initialization on RSTOUT-pin | 4 | | NOP | Null operation | 2 | ### 17 SPECIAL FUNCTION REGISTER OVERVIEW The following table lists all SFRs which are implemented in the ST10F166 in alphabetical order. Bit-addressable SFRs are marked with the letter "b" in column "Name". An SFR can be specified via its individual mnemonic name. Depending on the selected addressing mode, an SFR can be accessed via its physical address (using the Data Page Pointers), or via its short 8-bit address (without using the Data Page Pointers). | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |---------|----|---------------------|------------------|------------------------------------------------------------|----------------| | ADCIC | b | FF98h | CCh | A/D Converter End of Conversion Interrupt Control Register | 0000h | | ADCON | b | FFA0h | D0h | A/D Converter Control Register | 0000h | | ADDAT | | FEA0h | 50h | A/D Converter Result Register | 0000h | | ADDRSEL | .1 | FE18h | 0Ch | Address Select Register | 0000h | | ADEIC | b | FF9Ah | CDh | A/D Converter Overrun Error Interrupt Control Register | 0000h | | BUSCON* | Ιb | FF14h | 8Ah | Bus Configuration Register | 0000h | | CAPREL | | FE4Ah | 25h | GPT2 Capture/Reload Register | 0000h | | CC0 | | FE80h | 40h | CAPCOM Register 0 | 0000h | | CCOIC | b | FF78h | BCh | CAPCOM Register 0 Interrupt Control Register | 0000h | | CC1 | | FE82h | 41h | CAPCOM Register 1 | 0000h | | CC1IC | b | FF7Ah | BDh | CAPCOM Register 1 Interrupt Control Register | 0000h | | CC2 | | FE84h | 42h | CAPCOM Register 2 | 0000h | | CC2IC | b | FF7Ch | BEh | CAPCOM Register 2 Interrupt Control Register | 0000h | | CC3 | | FE86h | 43h | CAPCOM Register 3 | 0000h | | CC3IC | b | FF7Eh | BFh | CAPCOM Register 3 Interrupt Control Register | 0000h | | CC4 | | FE88h | 44h | CAPCOM Register 4 | 0000h | | CC4IC | b | FF80h | C0h | CAPCOM Register 4 Interrupt Control Register | 0000h | | CC5 | | FE8Ah | 45h | CAPCOM Register 5 | 0000h | | CC5IC | b | FF82h | C1h | CAPCOM Register 5 Interrupt Control Register | 0000h | | CC6 | | FE8Ch | 46h | CAPCOM Register 6 | 0000h | | CC6IC | b | FF84h | C2h | CAPCOM Register 6 Interrupt Control Register | 0000h | | CC7 | ] | FE8Eh | 47h | CAPCOM Register 7 | 0000h | | CC7IC | b | FF86h | C3h | CAPCOM Register 7 Interrupt Control Register | 0000h | | CC8 | | FE90h | 48h | CAPCOM Register 8 | 0000h | | CC8IC | b | FF88h | C4h | CAPCOM Register 8 Interrupt Control Register | 0000h | # Special Function Register Overview (Cont'd) | Name | , i | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|-----|---------------------|------------------|-------------------------------------------------------|----------------| | CC9 | | FE92h | 49h | CAPCOM Register 9 | 0000h | | CC9IC | b | FF8Ah | C5h | CAPCOM Register 9 Interrupt Control Register | 0000h | | CC10 | | FE94h | 4Ah | CAPCOM Register 10 | 0000h | | CC10IC | b | FF8Ch | C6h | CAPCOM Register 10 Interrupt Control Register | 0000h | | CC11 | | FE96h | 4Bh | CAPCOM Register 11 | 0000h | | CC11IC | b | FF8Eh | C7h | CAPCOM Register 11 Interrupt Control Register | 0000h | | CC12 | | FE98h | 4Ch | CAPCOM Register 12 | 0000h | | CC12IC | b | FF90h | C8h | CAPCOM Register 12 Interrupt Control Register | 0000h | | CC13 | | FE9Ah | 4Dh | CAPCOM Register 13 | 0000h | | CC13IC | b | FF92h | C9h | CAPCOM Register 13 Interrupt Control Register | 0000h | | CC14 | | FE9Ch | 4Eh | CAPCOM Register 14 | 0000h | | CC14IC | b | FF94h | CAh | CAPCOM Register 14 Interrupt Control Register | 0000h | | CC15 | | FE9Eh | 4Fh | CAPCOM Register 15 | 0000h | | CC15IC | b | FF96h | CBh | CAPCOM Register 15 Interrupt Control Register | 0000h | | ССМО | b | FF52h | A9h | CAPCOM Mode Control Register 0 | 0000h | | ССМ | b | FF54h | AAh | CAPCOM Mode Control Register 1 | 0000h | | CCM2 | b | FF56h | ABh | CAPCOM Mode Control Register 2 | 0000h | | ССМЗ | b | FF58h | ACh | CAPCOM Mode Control Register 3 | 0000h | | СР | | FE10h | 08h | CPU Context Pointer Register | FC00h | | CRIC | b | FF6Ah | B5h | GPT2 CAPREL Interrupt Control Register | 0000h | | CSP | | FE08h | 04h | CPU Code Segment Pointer Register (2 bits, read only) | 0000h | | DP0 | b | FF02h | 81h | Port 0 Direction Control Register | 0000h | | DP1 | b | FF06h | 83h | Port 1 Direction Control Register | 0000h | | DP2 | b | FFC2h | E1h | Port 2 Direction Control Register | 0000h | | DP3 | b | FFC6h | E3h | Port 3 Direction Control Register | 0000h | | DP4 | b | FF0Ah | 85h | Port 4 Direction Control Register (2 bits) | 0000h | | DPP0 | | FE00h | 00h | CPU Data Page Pointer 0 Register (4 bits) | 0000h | | DPP1 | | FE02h | 01h | CPU Data Page Pointer 1 Register (4 bits) | 0001h | | DPP2 | | FE04h | 02h | CPU Data Page Pointer 2 Register (4 bits) | 0002h | | DPP3 | | FE06h | 03h | CPU Data Page Pointer 3 Register (4 bits) | 0003h | | MDC | b | FF0Eh | 87h | CPU Multiply Divide Control Register | 0000h | | MDH | | FE0Ch | 06h | CPU Multiply Divide Register - High Word | 0000h | | MDL | | FE0Eh | 07h | CPU Multiply Divide Register - Low Word | 0000h | | ONES | | FF1Eh | 8Fh | Constand Value 1's Register (read only) | FFFFh | | P0 | b | FF00h | 80h | Port 0 Register | 0000h | ## **Special Function Register Overview** (Cont'd) | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|---------------------|------------------|--------------------------------------------------------|----------------| | P1 | b | FF04h | 82h | Port 1 Register | 0000h | | P2 | b | FFC0h | E0h | Port 2 Register | 0000h | | P3 | b | FFC4h | E2h | Port 3 Register | 0000h | | P4 | b | FF08h | 84h | Port 4 Register (2 bits) | 0000h | | P5 | b | FFA2h | D1h | Port 5 Register (10 bits, read only) | XXXXh | | PECC0 | | FEC0h | 60h | PEC Channel 0 Control Register | 0000h | | PECC1 | | FEC2h | 61h | PEC Channel 1 Control Register | 0000h | | PECC2 | | FEC4h | 62h | PEC Channel 2 Control Register | 0000h | | PECC3 | | FEC6h | 63h | PEC Channel 3 Control Register | 0000h | | PECC4 | | FEC8h | 64h | PEC Channel 4 Control Register | 0000h | | PECC5 | | FECAh | 65h | PECChannel 5 Control Register | 0000h | | PECC6 | | FECCh | 66h | PEC Channel 6 Control Register | 0000h | | PECC7 | | FECEh | 67h | PEC Channel 7 Control Register | 0000h | | PSW | b | FF10h | 88h | CPU Program Status Word | 0000h | | SOBG | | FEB4h | 5 <b>A</b> h | Serial Channel 0 Baud Rate Generator Reload Register | 0000h | | S0CON | b | FFB0h | D8h | Serial Channel 0 Control Register | 0000h | | S0EIC | b | FF70h | B8h | Serial Channel 0 Error Interrupt Control Register | 0000h | | SORBUF | | FEB2h | 59 | Serial Channel 0 Receive Buffer Register (read only) | XXXXh | | SORIC | b | FF6Eh | B7h | Serial Channel 0 Receive Interrupt Control Register | 0000h | | S0TBUF | | FEB0h | 58h | Serial Channel 0 Transmit Buffer Register (write only) | 0000h | | S0TIC | b | FF6Ch | B6h | Serial Channel 0 Transmit Interrupt Control Register | 0000h | | S1BG | | FEBCh | 5Eh | Serial Channel 1 Baud Rate Generator Reload Register | 0000h | | S1CON | b | FFB8h | DCh | Serial Channel 1 Control Register | 0000h | | S1EIC | b | FF76h | BBh | Serial Channel 1 Error Interrupt Control Register | 0000h | | S1RBUF | | FEBAh | 5Dh | Serial Channel 1 Receive Buffer Register (read only) | XXXXh | | S1RIC | b | FF74h | BAh | Serial Channel 1 Receive Interrupt Control Register | 0000h | | S1TBUF | | FEB8h | 5Ch | Serial Channel 1 Transmit Buffer Register (write only) | 0000h | | S1TIC | b | FF72h | B9h | Serial Channel 1 Transmit Interrupt Control Register | 0000h | | SP | | FE12h | 09h | CPU System Stack Pointer Register | FC00h | | STKOV | | FE14h | 0Ah | CPU Stack Overflow Pointer Register | FA00h | | STKUN | | FE16h | 0Bh | CPU Stack Underflow Pointer Register | FC00h | | SYSCON | b | FF0Ch | 86h | CPU System Configuration Register | 0XX0h*) | | T0 | | FE50h | 28h | CAPCOM Timer 0 Register | 0000h | | T01CON | b | FF50h | A8h | CAPCOM Timer 0 and Timer 1 Control Register | 0000h | ## **Special Function Register Overview** (Cont'd) | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|---------------------|------------------|-------------------------------------------|----------------| | TOIC | р | FF9Ch | CEh | CAPCOM Timer 0 Interrupt Control Register | 0000h | | TOREL | | FE54h | 2Ah | CAPCOM Timer 0 Reload Register | 0000h | | T1 | | FE52h | 29h | CAPCOM Timer 1 Register | 0000h | | T1IC | b | FF9Eh | CFh | CAPCOM Timer 1 Interrupt Control Register | 0000h | | T1REL | | FE56h | 2Bh | CAPCOM Timer 1 Reload Register | 0000h | | T2 | | FE40h | 20h | GPT1 Timer 2 Register | 0000h | | T2CON | b | FF40h | A0h | GPT1 Timer 2 Control Register | 0000h | | T2IC | b | FF60h | B0h | GPT1 Timer 2 Interrupt Control Register | 0000h | | T3 | | FE42h | 21h | GPT1 Timer 3 Register | 0000h | | T3CON | b | FF42h | A1h | GPT1 Timer 3 Control Register | 0000h | | T3IC | р | FF62h | B1h | GPT1 Timer 3 Interrupt Control Register | 0000h | | T4 | | FE44h | 22h | GPT1 Timer 4 Register | 0000h | | T4CON | b | FF44h | A2h | GPT1 Timer 4 Control Register | 0000h | | T4IC | b | FF64h | B2h | GPT1 Timer 4 Interrupt Control Register | 0000h | | T5 | | FE46h | 23h | GPT2 Timer 5 Register | 0000h | | T5CON | b | FF46h | A3h | GPT2 Timer 5 Control Register | 0000h | | T5IC | b | FF66h | B3h | GPT2 Timer 5 Interrupt Control Register | 0000h | | Т6 | | FE48h | 24h | GPT2 Timer 6 Register | 0000h | | T6CON | b | FF48h | A4h | GPT2 Timer 6 Control Register | 0000h | | T6IC | b | FF68h | B4h | GPT2 Timer 6 Interrupt Control Register | 0000h | | TFR | b | FFACh | D6h | Trap Flag Register | 0000h | | WDT | | FEAEh | 57h | Watchdog Timer Register (read only) | 0000h | | WDTCON | | FFAEh | D7h | Watchdog Timer Control Register | 0000h | | ZEROS | b | FF1Ch | 8Eh | Constant Value 0's Register (read only) | 0000h | <sup>\*)</sup> The system configuration is selected during reset. SES-THOMSON MICROFILE TRONICS #### 18 ELECTRICAL CHARACTERISTICS #### 18.1 Absolute Maximum Ratings | Ambient temperature under bias (T <sub>A</sub> ): | 0 to +70 °C | |---------------------------------------------------------------------------|-------------------------------| | Storage temperature (T <sub>st</sub> ) | | | Voltage on V <sub>cc</sub> pins with respect to ground (V <sub>ss</sub> ) | | | Voltage on any pin with respect to ground (V <sub>ss</sub> ) | . $-0.3$ to $V_{cc}$ +0.3 $V$ | | Input current on any pin during overload condition | | | Absolute sum of all input currents during overload condition | | | Power dissipation | | | Flash programming voltage (V <sub>PP</sub> ) | | **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions (V<sub>IN</sub>>V<sub>CC</sub> or V<sub>IN</sub><V<sub>SS</sub>) the voltage on pins with respect to ground (V<sub>SS</sub>) must not exceed the values defined by the Absolute Maximum Ratings. #### 18.2 Parameter Interpretation The parameters listed in the following partly represent the characteristics of the ST10R165 and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol": #### CC (Controller Characteristics): The logic of the ST10R165 will provide signals with the respective timing characteristics. #### SR (System Requirement): The external system must provide signals with the respective timing characteristics to the ST10R165. #### 18.3 DC Characteristics $\begin{array}{lll} V_{\text{CC}} = 5 \text{ V} \pm 10 \text{ \%;} & V_{\text{SS}} = 0 \text{ V;} & f_{\text{CPU}} = 20 \text{ MHz} \\ T_{\text{A}} = 0 \text{ to +70 °C} & \text{for ST10F166/166-16} \end{array}$ | Parameter | Symbol | Limit | /alues | Unit | Took Considiation | |--------------------------------------------------------------------------------------|----------------------|------------------------------|------------------------------|--------|----------------------------------------------------------| | Taramotor | Syllibol | min. | max. | Unit | Test Condition | | Input low voltage EBC1/V <sub>PP</sub> | V <sub>IL1</sub> SR | - 0.3 | 0.2 V <sub>cc</sub><br>- 0.1 | ٧ | - | | Input low voltage<br>(all except EBC1/V <sub>PP</sub> ) | V <sub>IL2</sub> SR | - 0.5 | 0.2 V <sub>cc</sub><br>- 0.1 | ٧ | - | | Input high voltage (all except RSTIN and XTAL1) | V <sub>IH</sub> SR | 0.2 V <sub>cc</sub><br>+ 0.9 | V <sub>cc</sub> + 0.5 | ٧ | - | | Input high voltage RSTIN | V <sub>IH1</sub> SR | 0.6 V <sub>cc</sub> | V <sub>cc</sub> + 0.5 | ٧ | _ | | Input high voltage XTAL1 | V <sub>IH2</sub> SR | 0.7 V <sub>cc</sub> | V <sub>cc</sub> + 0.5 | ٧ | _ | | Output low voltage<br>(Port 0, Port 1, Port 4, ALE, RD,<br>WR, BHE, CLKOUT, RSTOUT) | V <sub>oL</sub> CC | _ | 0.45 | V | I <sub>OL</sub> = 2.4 mA | | Output low voltage (all other outputs) | V <sub>OL1</sub> CC | _ | 0.45 | ٧ | I <sub>OL1</sub> = 1.6 mA | | Output high voltage<br>(Port 0, Port 1, Port 4, ALE, RD,<br>WR, BHE, CLKOUT, RSTOUT) | V <sub>OH</sub> CC | 0.9 V <sub>cc</sub><br>2.4 | _ | V<br>V | $I_{OH} = -500 \mu\text{A}$<br>$I_{OH} = -2.4 \text{mA}$ | | Output high voltage (all other outputs) | V <sub>OH1</sub> CC | 0.9 V <sub>cc</sub><br>2.4 | _ | V<br>V | $I_{OH} = -250 \mu\text{A}$<br>$I_{OH} = -1.6 \text{mA}$ | | Input leakage current (Port 5) 1) | I <sub>OZ1</sub> CC | _ | ±500 <sup>8)</sup> | nA | 0 V < V <sub>IN</sub> < V <sub>CC</sub> | | Input leakage current (all other) | I <sub>OZ2</sub> CC | _ | ±1 <sup>8)</sup> | μА | 0 V < V <sub>IN</sub> < V <sub>CC</sub> | | V <sub>PP</sub> leakage current EBC1/V <sub>PP</sub> | I <sub>PPS</sub> CC | _ | ±100 | μΑ | $0 \le V_{PP} \le V_{CC}$ | | RSTIN pullup resistor <sup>6)</sup> | R <sub>RST</sub> CC | 50 | 150 | kΩ | _ | | Read inactive current <sup>5)</sup> | I <sub>RH</sub> 3) | _ | -40 | μА | $V_{OUT} = V_{OHmin}$ | | Read active current 5) | I <sub>RL</sub> 4) | -500 | _ | μА | $V_{OUT} = V_{OLmax}$ | | ALE inactive current 5) | I <sub>ALEL</sub> 3) | _ | 150 | μА | $V_{OUT} = V_{OLmax}$ | | ALE active current 5) | I <sub>ALEH</sub> 4) | 2100 | _ | μА | $V_{OUT} = V_{OHmin}$ | | XTAL1 input current | I <sub>IL</sub> CC | _ | ±20 | μА | 0 V < V <sub>IN</sub> < V <sub>CC</sub> | | Parameter | Symbol | Limit \ | /alues | l lmit | Took Condition | |--------------------------------------------------------|--------------------|----------|--------------------------------|--------|--------------------------------------------------------------------------------| | Falameter | Symbol | min. | max. | Unit | Test Condition | | Pin capacitance <sup>6)</sup> (digital inputs/outputs) | C <sub>IO</sub> CC | | 10 | рF | f = 1 MHz<br>T <sub>A</sub> = 25 °C | | Power supply current | lcc | <b>-</b> | 80 +<br>5 * f <sub>CPU</sub> | mA | $ \frac{\text{RSTIN} = V_{\text{IL2}}}{f_{\text{CPU}} \text{ in [MHz]}^{7)}} $ | | Idle mode supply current | I <sub>ID</sub> | 1 | 35 +<br>1.5 * f <sub>CPU</sub> | mA | RSTIN = V <sub>IH1</sub><br>f <sub>CPU</sub> in [MHz] <sup>7)</sup> | | Power-down mode supply current | I <sub>PD</sub> | TBD | TBD | μА | <del>-</del> | | V <sub>PP</sub> read current <sup>6)</sup> | I <sub>PPR</sub> | _ | 200 | μА | $V_{PP} > V_{CC}$ | | V <sub>PP</sub> write current <sup>6)</sup> | 1 <sub>PPW</sub> | _ | 50 | mA | 1/TCL = 40 MHz<br>32-bit program-<br>ming<br>V <sub>PP</sub> = 12 V | | V <sub>PP</sub> during write/read | V <sub>PP</sub> | 11.4 | 12.6 | ٧ | | #### Notes: - 1) This specification does not apply to the analog input (Port 5.x) which is currently converted. - 3) The maximum current may be drawn while the respective signal line remains inactive. - 4) The minimum current must be drawn in order to drive the respective signal line active. - 5) This specification is only valid during Reset, or during Hold-mode. - 6) Not 100% tested, guaranteed by design characterization. - 7) The supply current is a function of the operating frequency. This dependency is illustrated in the figure below. These parameters are tested at V<sub>CCmax</sub> and 20 MHz CPU clock with all outputs disconnected and all inputs at V<sub>IL</sub> or V<sub>IH</sub>. - 8) This value is guaranteed also after ESD qualification trials at 25 degrees # Figure 10. Supply/Idle Current as a Function of Operating Frequency #### 18.4 A/D Converter Characteristics $V_{cc} = 5 V \pm 10 \%;$ $V_{ss} = 0 V$ $T_A = 0$ to +70 °C for ST10F166/166-16 $4.0 \text{ V} \le V_{AREF} \le V_{CC} + 0.1 \text{ V}; V_{SS} - 0.1 \text{ V} \le V_{AGND} \le V_{SS} + 0.2 \text{ V}$ | Parameter | Sym | hol | Limit | Values | Unit | Test Condition | | |----------------------------------------------------|-------------------|-----|-------------------|-----------------------------------------------|------|-------------------------------|--| | | J | DOI | min. | max. | | lest Condition | | | Analog input voltage range | V <sub>AIN</sub> | SR | V <sub>AGND</sub> | V <sub>AREF</sub> | ٧ | 1) | | | Sample time | ts | CC | _ | 2 t <sub>sc</sub> | | 2) 4) | | | Conversion time | t <sub>c</sub> | СС | _ | 10 t <sub>cc</sub> + t <sub>s</sub> +<br>4TCL | | 3) 4) | | | Total unadjusted error | TUE | CC | - | ± 3 | LSB | 5) | | | Internal resistance of reference voltage source 7) | R <sub>AREF</sub> | СС | _ | t <sub>cc</sub> / 250<br>- 0.25 | kΩ | t <sub>CC</sub> in [ns] 6) 7) | | | Internal resistance of analog source 7) | R <sub>ASRC</sub> | СС | _ | t <sub>s</sub> / 500<br>- 0.25 | kΩ | t <sub>S</sub> in [ns] 2) 7) | | | ADC input capacitance 7) | C <sub>AIN</sub> | CC | _ | 50 | pF | 7) | | | V <sub>AREF</sub> Supply Current | I <sub>REF</sub> | | _ | 5 | mA | | | #### Notes: - $^{1)}$ V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. - During the sample time the input capacitance C<sub>1</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitors to reach their final voltage level within t<sub>S</sub>. After the end of the sample time t<sub>S</sub>, changes of the analog input voltage have no effect on the conversion result. The value for the sample clock is $t_{SC}$ = TCL \* 32. - 3) This parameter includes the sample time t<sub>S</sub>, the time for determining the digital result and the time to load the result register with the conversion result. The value for the conversion clock is t<sub>CC</sub> = TCL \* 32. - 4) This parameter depends on the ADC control logic. It is not a real maximum value, but rather a fixum. - 5) TUE is tested at V<sub>AREF</sub>=5.0V, V<sub>AGND</sub>=0V, V<sub>CC</sub>=4.8V. It is guaranteed by design characterization for all other voltages within the defined voltage range. - During the conversion the ADC's capacitance must be repeatedly charged or discharged. The internal resistance of the reference voltage source must allow the capacitors to reach their respective voltage level within t<sub>CC</sub>. The maximum internal resistance results from the CPU clock period. - 7) Not 100% tested, guaranteed by design characterization. #### **18.5 Testing Waveforms** **Figure 11. Input Output Waveforms** Figure 12. Float Waveforms #### 18.6 Memory Cycle Variables The timing tables below use three variables which are derived from registers SY-SCON and BUSCON1 and represent the special characteristics of the programmed memory cycle. The following table describes, how these variables are to be computed. | Description | Symbol | Values | |------------------------------|----------------|-----------------------------| | ALE Extension | t <sub>A</sub> | TCL * <alectl></alectl> | | Memory Cycle Time Waitstates | t <sub>c</sub> | 2TCL * (15 - <mctc>)</mctc> | | Memory Tristate Time | t <sub>F</sub> | 2TCL * (1 - <mttc>)</mttc> | SGS-THOMSON FILE ROBLESTRONICS ## 18.7 AC Characteristics The specification of the timings depends on the CPU clock signal that is used in the respective device. In this regard the specification for the ST10F166 and the ST10F166-16 are different. While the ST10F166-16 directly uses the clock signal fed to XTAL1 and therefore has to take into account the duty cycle variation of this signal, the ST10F166 derives its CPU clock from the XTAL1 signal via a 2:1 prescaler and therefore is independent from these variations. For these reasons the following pages provide the timing specifications for ST10F166 and for ST10F166-16 separately (where applicable). #### **External Clock Drive XTAL1 for the ST10F166** $$V_{cc} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{ss} = 0 \text{ V}$$ $T_A = 0 \text{ to } +70 \text{ °C}$ | Parameter | Sym | ıbol | | PU Clock<br>MHz | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |-------------------|----------------|------|------|-----------------|--------------------------------------------|------|------| | | | | min. | max. | min. | max. | 7 | | Oscillator period | TCL | SR | 25 | 25 | 25 | 500 | ns | | High time | t <sub>1</sub> | SR | 6 | _ | 6 | _ | ns | | Low time | t <sub>2</sub> | SR | 6 | | 6 | _ | ns | | Rise time | t <sub>3</sub> | SR | _ | 5 | | 5 | ns | | Fall time | t <sub>4</sub> | SR | _ | 5 | _ | 5 | ns | Figure 13. External Clock Drive XTAL1 ## **External Clock Drive XTAL1 for the ST10F166-16** $$V_{cc} = 5 \text{ V} \pm 10 \text{ %;} V_{ss} = 0 \text{ V}$$ $$T_A = 0$$ to +70 °C | Parameter S | | nbol | | k = 16 MHz<br>e 0.4 to 0.6 | | PU Clock<br>to 20 MHz | Unit | |-----------------------|------------------|------|------|----------------------------|-------------------------|-------------------------|------| | | | | min. | max. | min. | max. | | | Oscillator period | CLP | SR | 62.5 | 62.5 | 50 | 1000 | ns | | High time | TCL <sub>H</sub> | SR | 25 | _ | 25 | CLP-TCL, | ns | | Low time | TCL | SR | 25 | _ | 25 | CLP-TCL, | ns | | Rise time | t <sub>R</sub> | SR | _ | 10 | _ | 10 | ns | | Fall time | t <sub>F</sub> | SR | _ | 10 | _ | 10 | ns | | Oscillator duty cycle | DC | SR | 0.4 | 0.6 | 25 / CLP | 1 - 25 / CLP | | | Clock cycle | TCL | SR | 25 | 37.5 | CLP * DC <sub>min</sub> | CLP * DC <sub>max</sub> | ns | Note: In order to run the ST10F166-16 at a CPU clock of 20 MHz the duty cycle of the oscillator clock must be 0.5, ie. the relation between the oscillator high and low phases must be 1:1. So the variation of the duty cycle of the oscillator clock limits the maximum operating speed of the device. The 16 MHz values in the tables are given as an example for a typical duty cycle variation of the oscillator clock from 0.4 to 0.6. Figure 14. External Clock Drive XTAL1 ## **Multiplexed Bus for the ST10F166** $V_{cc} = 5 \text{ V} \pm 10 \text{ %;} V_{ss} = 0 \text{ V}$ $T_A = 0 \text{ to } +70 \text{ °C}$ $C_L$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF ALE cycle time = 6 TCL + $2t_A$ + $t_C$ + $t_F$ (150 ns at 20-MHz CPU clock without waitstates) | Parameter | Svn | nbol | | U Clock<br>MHz | Variable C<br>1/2TCL = 1 | | Uni | |--------------------------------------------|-----------------|------|----------------------|------------------------------------------|----------------------------|-------------------------------------------------|-----| | | " | | min. | max. | min. | max. | t | | ALE high time | t <sub>5</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | t6 | CC | 10 + t <sub>A</sub> | _ | TCL - 15 + t <sub>A</sub> | _ | ns | | Address hold after ALE | t7 | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (with RW-delay) | t8 | СС | 15 + t <sub>A</sub> | | TCL - 10 + t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (no RW-delay) | t9 | СС | -10 + t <sub>A</sub> | _ | -10 + t <sub>A</sub> | _ | ns | | Address float after RD, WR (with RW-delay) | t10 | СС | _ | 5 | <del>-</del> | 5 | ns | | Address float after RD, WR (no RW-delay) | t11 | CC | _ | 30 | _ | TCL + 5 | ns | | RD, WR low time<br>(with RW-delay) | t <sub>12</sub> | CC | 40 + t <sub>c</sub> | _ | 2TCL - 10 + t <sub>c</sub> | _ | ns | | RD WR low time (no RW-delay) | t <sub>13</sub> | СС | 65 + t <sub>c</sub> | _ | 3TCL - 10 + t <sub>C</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | 30 + t <sub>c</sub> | _ | 2TCL - 20<br>+ t <sub>c</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | _ | 55 + t <sub>c</sub> | <del></del> | 3TCL - 20<br>+ t <sub>c</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | - | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | - | 75<br>+ 2t <sub>A</sub> + t <sub>C</sub> | _ | 4TCL - 25<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RD | t <sub>19</sub> | SR | - | 35 + t <sub>F</sub> | _ | 2TCL - 15 + t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> | CC | 35 + t <sub>c</sub> | - | 2TCL - 15 + t <sub>c</sub> | _ | ns | | Data hold after WR | t <sub>23</sub> | CC | 35 + t <sub>F</sub> | - | 2TCL - 15 + t <sub>F</sub> | _ | ns | | ALE rising edge after RD, WR | t <sub>25</sub> | CC | 35 + t <sub>F</sub> | _ | 2TCL - 15 + t <sub></sub> | - | ns | | Address hold after RD, WR | t <sub>27</sub> | CC | 35 + t <sub>F</sub> | _ | 2TCL - 15 + t <sub>F</sub> | | ns | 45/62 SGS-THOMSON #### Multiplexed Bus for the ST10F166-16 $V_{cc} = 5 \text{ V} \pm 10 \text{ %}; \quad V_{ss} = 0 \text{ V} \quad T_{A} = 0 \text{ to } +70 \text{ }^{\circ}\text{C}$ $C_L$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF ALE cycle time = 6 TCL + $2t_A$ + $t_C$ + $t_F$ (150 ns at 20-MHz CPU clock without wait-states) | Parameter | Symbol | CPU Clock Duty cycle | c = 16 MHz<br>0.4 to 0.6 | Variable 0<br>1/CLP = 1 | Unit | | |--------------------------------------------|--------------------|-----------------------|-------------------------------------------|-------------------------------------------------|-------------------------------------------------|----| | | | min. | max. | min. | max. | | | ALE high time | t <sub>5</sub> CC | 15 + t <sub>A</sub> | | TCL <sub>min</sub> - 10<br>+ t <sub>A</sub> | _ | ns | | Address setup to ALE | t6 CC | 10 + t <sub>A</sub> | - | TCL <sub>min</sub> - 15<br>+ t <sub>A</sub> | _ | ns | | Address hold after ALE | t7 CC | 15 + t <sub>A</sub> | _ | TCL <sub>min</sub> - 10<br>+ t <sub>A</sub> | **** | ns | | ALE falling edge to RD, WR (with RW-delay) | t8 CC | 15 + t <sub>A</sub> | - | TCL <sub>min</sub> - 10<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (no RW-delay) | t9 CC | -10 + t <sub>A</sub> | - | -10 + t <sub>A</sub> | _ | ns | | Address float after RD, WR (with RW-delay) | t10CC | - | 5 | _ | 5 | ns | | Address float after RD, WR (no RW-delay) | t11CC | _ | 42.5 | _ | TCL <sub>max</sub> + 5 | ns | | RD, WR low time<br>(with RW-delay) | t <sub>12</sub> CC | 52.5 + t <sub>c</sub> | _ | CLP - 10<br>+ t <sub>c</sub> | _ | ns | | RD WR low time<br>(no RW-delay) | t <sub>13</sub> CC | 77.5 + t <sub>c</sub> | _ | CLP+TCL <sub>min</sub><br>- 10 + t <sub>c</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> SR | _ | 47.5 + t <sub>c</sub> | _ | CLP - 20<br>+ t <sub>c</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> SR | _ | 72.5 + t <sub>c</sub> | _ | CLP+TCL <sub>min</sub><br>- 20 + t <sub>c</sub> | ns | | ALE low to valid data in | t <sub>16</sub> SR | _ | 72.5<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | CLP+TCL <sub>min</sub><br>- 20 + t <sub>c</sub> | ns | | Address to valid data in | t <sub>17</sub> SR | - | 100<br>+ 2t <sub>A</sub> + t <sub>C</sub> | _ | 2CLP - 25<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> SR | 0 | _ | 0 | _ | ns | | Data float after RD | t <sub>19</sub> SR | _ | 47.5 + t <sub>F</sub> | - | CLP - 15<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> CC | 47.5 + t <sub>c</sub> | _ | CLP - 15 + t <sub>c</sub> | _ | ns | | Data hold after WR | t <sub>23</sub> CC | 47.5 + t <sub>F</sub> | _ | CLP - 15 + t <sub>F</sub> | _ | ns | | ALE rising edge after RD, WR | t <sub>25</sub> CC | 47.5 + t <sub>F</sub> | _ | CLP - 15 + t <sub>F</sub> | _ | ns | | Address hold after RD, WR | t <sub>27</sub> CC | 47.5 + t <sub>F</sub> | _ | CLP - 15 + t <sub>F</sub> | _ | ns | Figure 15. External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Normal ALE Figure 16. Ext. Memory Cycle: Multiplexed Bus, With Read/Write Delay, Extended ALE Figure 17. External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Normal ALE Figure 18. Ext. Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE SGS-THOMSON HIGHORIES ## **Demultiplexed Bus for the ST10F166** $V_{cc} = 5 V \pm 10 \%; V_{ss} = 0 V$ $T_A = 0$ to +70 °C $C_L$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF ALE cycle time = 4 TCL + $2t_A$ + $t_C$ + $t_F$ (100 ns at 20-MHz CPU clock without waitstates) | Parameter | Symbol | Max. CP<br>= 20 | | Variable C<br>1/2TCL = 1 | | Unit | |-------------------------------------------------|--------------------|----------------------|---------------------------------------------|-------------------------------|-------------------------------------------------|------| | | | min. | max. | min. | max. | | | ALE high time | t₅ CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | t6 CC | 10 + t <sub>A</sub> | - | TCL - 15 + t <sub>A</sub> | | ns | | ALE falling edge to RD, WR (with RW-delay) | t8 CC | 15 + t <sub>A</sub> | _ | TCL - 10<br>+ t <sub>A</sub> | <del>-</del> | ns | | ALE falling edge to RD, WR (no RW-delay) | t9 CC | -10 + t <sub>A</sub> | - | -10<br>+ t <sub>A</sub> | - | ns | | RD, WR low time<br>(with RW-delay) | t <sub>12</sub> CC | 40 + t <sub>c</sub> | - | 2TCL - 10<br>+ t <sub>c</sub> | _ | ns | | RD, WR low time<br>(no RW-delay) | t <sub>13</sub> CC | 65 + t <sub>c</sub> | 1 | 3TCL - 10<br>+ t <sub>c</sub> | - | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> SR | - | 30 + t <sub>c</sub> | - | 2TCL - 20<br>+ t <sub>c</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> SR | _ | 55 + t <sub>c</sub> | _ | 3TCL - 20<br>+ t <sub>c</sub> | ns | | ALE low to valid data in | t <sub>16</sub> SR | | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> SR | _ | 75<br>+ 2t <sub>A</sub> +<br>t <sub>C</sub> | _ | 4TCL - 25<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> SR | 0 | _ | 0 | _ | ns | | Data float after RD rising edge (with RW-delay) | t <sub>20</sub> SR | _ | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | ns | | Data float after RD rising edge (no RW-delay) | t <sub>21</sub> SR | _ | 15 + t <sub>F</sub> | - | TCL - 10<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> CC | 35 + t <sub>c</sub> | - | 2TCL - 15<br>+ t <sub>c</sub> | _ | ns | | Data hold after WR | t <sub>24</sub> CC | 15 + t <sub>F</sub> | - | TCL - 10 + t <sub>F</sub> | _ | ns | | ALE rising edge after RD, WR | t <sub>26</sub> CC | -10 + t <sub>F</sub> | _ | -10<br>+ t <sub>F</sub> | _ | ns | | Address hold after RD, WR | t <sub>28</sub> CC | 0 + t <sub>F</sub> | _ | 0<br>+ t <sub>F</sub> | - | ns | # Demultiplexed Bus for the ST10F166-16 $V_{cc} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{ss} = 0 \text{ V}$ T<sub>A</sub> = 0 to +70 °C C. (for Port 0, Port 1, Port 4, ALE RD, WR BHE CLKOUT) = 100 pF $C_L$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF ALE cycle time = 4 TCL + 2 $t_A$ + $t_C$ + $t_F$ (100 ns at 20-MHz CPU clock without waitstates) | | | CPU Clock | | Variable C | | | |-------------------------------------------------|--------------------|-----------------------|-------------------------------------------|-------------------------------------------------|------------------------------------------------------------------|------| | Parameter | Symbol | Duty cycle | | 1/CLP = 1 | to 20 MHz | Unit | | | | min. | max. | min. | max. | | | ALE high time | t <sub>5</sub> CC | 15 + t <sub>A</sub> | _ | TCL <sub>min</sub> - 10<br>+ t <sub>A</sub> | _ | ns | | Address setup to ALE | t6 CC | 10 + t <sub>A</sub> | _ | TCL <sub>min</sub> - 15<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (with RW-delay) | t8 CC | 15 + t <sub>A</sub> | _ | TCL <sub>min</sub> - 10<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (no RW-delay) | t9 CC | -10 + t <sub>A</sub> | - | -10<br>+ t <sub>A</sub> | _ | ns | | RD, WR low time<br>(with RW-delay) | t <sub>12</sub> CC | 52.5 + t <sub>c</sub> | _ | CLP - 10<br>+ t <sub>c</sub> | _ | ns | | RD, WR low time<br>(no RW-delay) | t <sub>13</sub> CC | 77.5 + t <sub>c</sub> | - | CLP+TCL <sub>min</sub><br>- 10 + t <sub>C</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> SR | _ | 47.5 + t <sub>c</sub> | _ | CLP - 20<br>+ t <sub>c</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> SR | _ | 72.5 + t <sub>C</sub> | _ | CLP+TCL <sub>min</sub><br>- 20 + t <sub>c</sub> | ns | | ALE low to valid data in | t <sub>16</sub> SR | _ | 72.5<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | CLP+TCL <sub>min</sub><br>- 20 + t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> SR | _ | 100<br>+ 2t <sub>A</sub> + t <sub>C</sub> | _ | 2CLP - 25<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> SR | 0 | _ | 0 | _ | ns | | Data float after RD rising edge (with RW-delay) | t <sub>20</sub> SR | _ | 47.5 + t <sub>F</sub> | _ | CLP - 15 + t <sub>F</sub> | ns | | Data float after RD rising edge (no RW-delay) | t <sub>21</sub> SR | _ | 15 + t <sub>ғ</sub> | _ | TCL <sub>min</sub> - 10<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> CC | 47.5 + t <sub>c</sub> | | CLP - 15 + t <sub>c</sub> | _ | ns | | Data hold after WR | t <sub>24</sub> CC | 15 + t <sub>F</sub> | _ | TCL <sub>min</sub> - 10<br>+ t <sub>F</sub> | _ | ns | | ALE rising edge after RD, WR | t <sub>26</sub> CC | -10 + t <sub>F</sub> | - | -10 + t <sub>F</sub> | _ | ns | | Address hold after RD, WR | t <sub>28</sub> CC | 0 + t <sub>F</sub> | _ | 0 + t <sub>F</sub> | _ | ns | Figure 19. Ext. Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE 53/62 SGS-THOMSON ENGROPHECTRONICS Figure 20. Ext. Mem. Cycle: Demultiplexed Bus, With Read/Write Delay, Extended ALE Figure 21. Ext. Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Normal ALE 55/62 SGS-THOMSON HIGROELECTRONICS Figure 22. Ext. Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Extended ALE # CLKOUT and READY for ST10F166, $V_{cc} = 5 V \pm 10 \%$ ; $V_{ss} = 0 V$ $T_A = 0$ to +70 °C C<sub>L</sub> (for Port 0, Port 1, Port 4, ALE, RD, WR, BHE, CLKOUT) = 100 pF | Parameter | Symbol | l . | U Clock<br>MHz | | PU Clock<br>to 20 MHz | Unit | |-----------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------|--------------------|------------------------------------------------------|------| | | | min. | max. | min. | max. | | | CLKOUT cycle time | t <sub>29</sub> CC | 50 | 50 | 2TCL | 2TCL | ns | | CLKOUT high time | t30CC | 15 | _ | TCL - 10 | - | ns | | CLKOUT low time | t31 CC | 15 | _ | TCL - 10 | _ | ns | | CLKOUT rise time | t <sub>32</sub> CC | _ | 5 | _ | 5 | ns | | CLKOUT fall time | t <sub>33</sub> CC | | 5 | _ | 5 | ns | | CLKOUT rising edge to ALE falling edge | t <sub>34</sub> CC | 0 + t <sub>A</sub> | 10 + t <sub>A</sub> | 0 + t <sub>A</sub> | 10 + t <sub>A</sub> | ns | | Synchronous READY setup time to CLKOUT | t <sub>35</sub> SR | 10 | _ | 10 | _ | ns | | Synchronous READY hold time after CLKOUT | t <sub>36</sub> SR | 10 | _ | 10 | - | ns | | Asynchronous READY low time | t <sub>37</sub> SR | 65 | _ | 2TCL + 15 | _ | ns | | Asynchronous READY setup time 1) | t58SR | 20 | _ | 20 | _ | ns | | Asynchronous READY hold time 1) | t59SR | 0 | _ | 0 | _ | ns | | Async. READY hold time after RD, WR high (Demultiplexed Bus) 2) | t60SR | 0 | 0<br>+ 2t <sub>A</sub> + t <sub>F</sub><br>2) | 0 | TCL - 25<br>+ 2t <sub>A</sub> + t <sub>F</sub><br>2) | ns | #### Notes: <sup>1)</sup> These timings are given for test purposes only, in order to assure recognition at a specific clock edge. Demultiplexed bus is the worst case. For multiplexed bus 2TCL are to be added to the maximum values. This adds even more time for deactivating READY. #### CLKOUT and READY for ST10F166-16 $V_{cc} = 5 V \pm 10 \%$ ; $V_{ss} = 0 V$ $T_A = 0$ to +70 °C $C_L$ (for Port 0, Port 1, Port 4, ALE, RD, WR, BHE, CLKOUT) = 100 pF | Parameter | Symbol | CPU Clock = 16 MHz<br>Duty cycle 0.4 to 0.6 | | Variable CPU Clock<br>1/CLP = 1 to 20 MHz | | Unit | |-------------------------------------------------------------------------|--------------------|---------------------------------------------|-----------------------------------------------|-------------------------------------------|------------------------------------------------------|------| | | | min. | max. | min. | max. | | | CLKOUT cycle time | t <sub>29</sub> CC | 62.5 | 62.5 | CLP | CLP | ns | | CLKOUT high time | t30CC | 15 | _ | TCL <sub>min</sub> - 10 | _ | ns | | CLKOUT low time | t31 CC | 15 | _ | TCL <sub>min</sub> - 10 | _ | ns | | CLKOUT rise time | t <sub>32</sub> CC | _ | 5 | _ | 5 | ns | | CLKOUT fall time | t <sub>33</sub> CC | _ | 5 | _ | 5 | ns | | CLKOUT rising edge to ALE falling edge | t <sub>34</sub> CC | 0 + t <sub>A</sub> | 10 + t <sub>A</sub> | 0 + t <sub>A</sub> | 10 + t <sub>A</sub> | ns | | Synchronous READY setup time to CLKOUT | t <sub>35</sub> SR | 10 | _ | 10 | | ns | | Synchronous READY hold time after CLKOUT | t <sub>36</sub> SR | 10 | _ | 10 | _ | ns | | Asynchronous READY low time | t <sub>37</sub> SR | 77.5 | _ | CLP + 15 | _ | ns | | Asynchronous READY setup time 1) | t58SR | 20 | _ | 20 | _ | ns | | Asynchronous READY hold time 1) | t59SR | 0 | _ | 0 | _ | ns | | Async. READY hold time<br>after RD, WR high (Demul-<br>tiplexed Bus) 2) | t60 SR | 0 | 0<br>+ 2t <sub>A</sub> + t <sub>F</sub><br>2) | 0 | TCL - 25<br>+ 2t <sub>A</sub> + t <sub>F</sub><br>2) | ns | <sup>1)</sup> These timings are given for test purposes only, in order to assure recognition at a specific clock edge. <sup>2)</sup> Demultiplexed bus is the worst case. For multiplexed bus 2TCL are to be added to the maximum values. This adds even more time for deactivating READY. The 2t<sub>A</sub> refer to the next following bus cycle. Figure 23. CLKOUT and READY #### Notes: - 1) Cycle as programmed, including MCTC waitstates (Example shows 0 MCTC WS). - <sup>2)</sup> The leading edge of the respective command depends on RW-delay. - 3) READY sampled HIGH at this sampling point generates a READY controlled waitstate, READY sampled LOW at this sampling point terminates the currently running bus cycle. - 4) READY may be deactivated in response to the trailing (rising) edge of the corresponding command (RD or WR). - 5) If the Asynchronous READY signal does not fulfill the indicated setup and hold times with respect to CLKOUT (eg. because CLKOUT is not enabled), it must fulfill t<sub>37</sub> in order to be safely synchronized. This is guaranteed, if READY is removed in reponse to the command (see Note <sup>4)</sup>). - Multiplexed bus modes have a MUX waitstate added after a bus cycle, and an additional MTTC waitstate may be inserted here. For a multiplexed bus with MTTC waitstate this delay is 2 CLKOUT cycles, for a demultiplexed bus without MTTC waitstate this delay is zero. - 7) The next external bus cycle may start here 59/62 SGS-THOMSON MICROELECTRONICS #### **External Bus Arbitration** $V_{cc} = 5 V \pm 10 \%$ ; $V_{ss} = 0 V$ for ST10R165 $T_A = 0$ to +70 °C for ST10R165 C<sub>L</sub> (for Port 0, Port 1, Port 4, ALE, RD, WR, BHE, CLKOUT) = 100 pF | Parameter | Symbol | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |---------------------------------------|--------------------|----------------------------|------|--------------------------------------------|------|------| | | | min. | max. | min. | max. | 1 | | HOLD input setup time to CLKOUT | t <sub>e1</sub> SR | 20 | _ | 20 | _ | ns | | CLKOUT to HLDA high or BREQ low delay | t <sub>62</sub> CC | - | 30 | _ | 30 | ns | | CLKOUT to HLDA low or BREQ high delay | t <sub>63</sub> CC | - | 30 | - | 30 | ns | | Other signals release | t66CC | _ | 25 | _ | 25 | ns | | Other signals drive | t67CC | -5 | 35 | -5 | 35 | ns | Figure 24. External Bus Arbitration, Releasing the Bus #### Notes: - 1) The ST10R165 will complete the currently running bus cycle before granting bus access. - 2) This is the first possibility for BREQ to get active. 60/62 7929237 0079682 600 Figure 25. External Bus Arbitration, (Regaining the Bus) #### Notes: - This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the ST10R165 requesting the bus. - <sup>2)</sup> The next ST10R165 driven bus cycle may start here. #### 19 GENERAL INFORMATION Figure 26. Package Outline PQFP100 (14 x 20 mm) **Table 8. Ordering Information** | Туре | Package | Function | | | |----------------|----------|--------------------------------------------------------------------------------------------|--|--| | ST10F166BQ1 | POED 100 | 16-bit microcontroller, 0 °C to +70 °C,<br>1 KByte RAM, 32 KByte Flash EPROM | | | | ST10F166BQ1-16 | PQFP-100 | 16-bit microcontroller, 0 °C to +70°C, w/o Prescaler,<br>1 KByte RAM, 32 KByte Flash EPROM | | | Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. ©1996 SGS-THOMSON Microelectronics -Printed in Italy - All Rights Reserved. SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. SGS-THOMSON EXECUTED THE STREET