# 4 X 30W STEREO EASH POWER AMPLIFIER TARGET SPECIFICATION - MONOCHIP BRIDGE QUAD CONFIGURABLE AMPLIFIER OPTIMIZED FOR BASH® ARCHITECTURE - 4 X 30W OUTPUT POWER @ $R_L = 4/8 \Omega$ , THD = 1% or (2 X 30W + 1 X 60W) or (2 X 60W) - PRECISION RECTIFIERS TO DRIVE THE BUCK REGULATOR - ON-OFF SEQUENCE/ TIMER WITH MUTE AND STANDBY - PROPORTIONAL OVER POWER OUTPUT CURRENT TO LIMIT THE BUCK REGULATOR - ABSOLUTE POWER BRIDGE OUTPUT TRANSISTOR POWER PROTECTION - ABSOLUTE OUTPUT CURRENT LIMIT - INTEGRATED THERMAL PROTECTION - POWER SUPPLY OVER VOLTAGE PROTECTION - FLEXIWATT POWER PACKAGE WITH 27 PIN - **BASH® LICENCE REQUIRED** ### DESCRIPTION The STA530 is a BASH<sup>®</sup> power amplifier where BASH<sup>®</sup> means "High Efficiency". ### **BLOCK DIAGRAM** May 2002 1/13 ### **DESCRIPTION** (continued) In fact it's permits to build a BASH® architecture amplifier adding only few external components and a variable Buck regulator tracking the audio signal. Notice that normally only one Buck regulator is used to supply a multichannel amplifiers system, therefore most of the functions implemented in the circuit have a summing output pin. The signal circuits are biased by fixed negative and positive voltages referred to Ground. Instead the final stages of the output amplifiers are supplied by two external voltages that are following the audio signal. In this way the headroom for the output transistors is kept at minimum level to obtain a high efficiency power amplifier. The circuit contains all the blocks to build a configurable four channel amplifier. The tracking signal for the external Buck regulator is generated from the Absolute Value Block (AVB) that rectifies the audio signal. The outputs of these blocks are decoupled by a diode to permit an easy sum of this signal for the multichannel application. The gain of the stage AVB is equal to 70 (+36.9 dB). A sophisticated circuit performs the output transistor power detector that , with the buck regulator, reduces the power supply voltage . Moreover, a maximum current output limiting and the over temperature sensor have been added to protect the circuit itself. The external voltage applied to the STBY/MUTE pin forces the two amplifiers in the proper condition to guarantee a silent turn-on and turn-off. ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------------------------------|---------------------------------------------------------------------------------|------------|------| | +V <sub>S</sub> | Positive supply voltage referred to pin 14 (GND) | 27 | V | | -V <sub>s</sub> | Negative supply voltage referred to pin 14 (GND) | -27 | V | | V <sub>CD+</sub> | Positive supply voltage tracking rail referred to pin 14 (GND) | 20 | V | | V <sub>CD</sub> - | Negative supply voltage referred to -Vs (1) | -0.3 | V | | V <sub>CD-</sub> | Negative supply voltage tracking rail referred to pin 14 (GND) | -20 | V | | VPWR_Imp1<br>VPWR_Imp2<br>VTRK_1<br>VTRK_2 | Pin 11, 10, 9, 8 Negative & Positive maximum voltage referred to GND (pin 14) | -25 to +25 | V | | VPWR_Imp 3<br>VPWR_Imp 4<br>VTRK_3<br>VTRK_4 | Pin 17, 18, 19, 20 Negative & Positive maximum voltage referred to GND (pin 14) | -25 to +25 | V | | I <sub>STBY-max</sub> | Pin 12 maximum input current (Internal voltage clamp at 5V) | 500 | μА | | V <sub>STBY/</sub><br>MUTE | Pin 12 negative maximum voltage referred to GND (pin 14) | -0.5 | V | Notes: 1. $V_{CD-}$ must not be more negative than -Vs ### THERMAL DATA | Symbol | Parameter | Value | Unit | |------------------------|-----------------------------------------|-------|------| | Tj | Max Junction temperature | 150 | °C | | R <sub>th j_case</sub> | Thermal Resistance Junction to case max | 1 | °C/W | # **OPERATING RANGE** | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------------------------------------|-------------------------|------| | +V <sub>s</sub> | Positive supply voltage | +15 to +25 | V | | -V <sub>s</sub> | Negative supply voltage | -15 to -25 | V | | ΔV <sub>S+</sub> | Delta positive supply voltage | 5V ≤ (Vs+ - VCD+) ≤ 10V | V | | V <sub>CD+</sub> | Positive supply voltage tracking rail | +3 to +15 | V | | V <sub>CD</sub> - | Negative supply voltage tracking rail | -15 to -3 | V | | T <sub>amb</sub> | Ambient Temperature Range | 0 to 70 | °C | | I <sub>sb_max</sub> | Pin 12 maximum input current (Internal voltage clamp at 5V) | 200 | μΑ | # **PIN CONNECTION** **NOTE** Slug connected to PINs No. 1 & 27 # **PIN CONNECTION** | N° | Name | Description | |----|------------------|--------------------------------------------------------------------------------| | 1 | -Vs | Negative Bias Supply | | 2 | Out1+ | Channel 1 speaker positive output | | 3 | Out1- | Channel 1 speaker negative output | | 4 | CD+1&2 | Channels 1 & 2 Time varying tracking rail positive power supply | | 5 | CD-1&2 | Channels 1 &2 Time varying tracking rail negative power supply | | 6 | Out2- | Channel 2 speaker negative output | | 7 | Out2+ | Channel 2 speaker positive output | | 8 | TRK_2/<br>Par1&2 | Absolute value block input for channel 2,and parallel command for channels 1&2 | | 9 | TRK_1 | Absolute value block input for channel 1 | | 10 | PWR_Inp2 | Input to channel 2 power stage | | 11 | PWR_Inp1 | Input to channel 1 power stage | | 12 | STBY/MUTE | Standby/mute input voltage control | | 13 | TRK_Out | Absolute value block output | | 14 | Gnd | Analog Ground | | 15 | +Vs | Positive Bias Supply | | 16 | PROT | Channel Protection signal for STABP01 | | 17 | PWR_Inp3 | Input to channel 3 power stage | | 18 | PWR_Inp4 | Input to channel 4 power stage | | 19 | TRK_3 | Absolute value block input for channel 3 | | 20 | TRK_4/<br>Par3&4 | Absolute value block input for channel 4,and parallel command for channels 3&4 | | 21 | Out4+ | Channel 4 speaker positive output | | 22 | Out4- | Channel 4 speaker negative output | | 23 | CD-3&4 | Channels 3 & 4 Time varying tracking rail negative power supply | | 24 | CD+3&4 | Channels 3 & 4 Time varying tracking rail positive power supply | | 25 | Out3- | Channel 3 speaker negative output | | 26 | Out3+ | Channel 3 speaker positive output | | 27 | -Vs | Negative Bias Supply | **ELECTRICAL CHARACTERISTCS** (Test Condition: Vs+=25V, Vs-=-25V, $V_{CD+}=15V$ , $V_{CD-}=-15V$ , $R_L=8\Omega$ , external components at the nominal value f=1KHz, $Tamb=25^{\circ}C$ unless otherwise specified) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------|-----------------------------------------|------|------|------|------| | TRACKIN | G PARAMETERS | • | | | | | | G <sub>TRK</sub> | Tracking reference voltage gain | | 66 | 70 | 74 | | | V <sub>TRK_out</sub> | Tracking ref. output voltage | | 0 | 15 | | V | | I <sub>TRK_out</sub> | Current capability | | 5 | 6 | | mA | | Z <sub>TRK_in</sub> | Input impedance (T <sub>RK1/2</sub> ) | | | 1 | | МΩ | | Voffset | Output traking DC offset | | | 100 | | mV | | OUTPUT | BRIDGE | • | | | • | • | | G <sub>out</sub> | Half Output bridge gain | | 19 | 20 | 21 | dB | | G <sub>ch</sub> | Output bridge differential gain | | 25 | 26 | 27 | dB | | $\Delta G_ch$ | Output bridges gain mismatch | | -1 | | 1 | dB | | P <sub>out</sub> | Continuous Output Power | THD = 1% | | 30 | | W | | | | THD = 10% | | 38 | | W | | Pout | Continuous Output Power | THD = 1% RL = $4\Omega$ | | 60 | | W | | 2 ch par | | THD = 10% $R_L = 4\Omega$ | | 76 | | W | | THD | Total harmonic distortion of the | Po = 5W | | 0.01 | 0.1 | % | | | output bridge | f = 20Hz to 20KHz; Po = 20W | | | 0.2 | % | | V <sub>Off</sub> | Output bridge D.C. offset | | -100 | | 100 | mV | | EN | Noise at Output bridge pins | $f = 20Hz$ to $20KHz$ ; $Rg = 50\Omega$ | | 60 | | μV | | Z <sub>br_in</sub> | Input impedance | | 100 | 140 | 180 | ΚΩ | | R <sub>dson</sub> | Output power Rdson | I <sub>O</sub> = 1A Tj=25° C | | 400 | 500 | mΩ | | R <sub>dsonMAX</sub> | Maximum Output power Rdson | I <sub>O</sub> = 1A | | 800 | | mΩ | | OLG | Open Loop Voltage Gain | | | 100 | | dB | | GB | Unity Gain Bandwidth | | | 6 | | MHz | | SR | Slew Rate | | | 8 | | V/μs | | PROTECT | ION | • | • | | • | | | V <sub>STBY</sub> | Stby voltage range | | 0 | | 0.8 | V | | V <sub>MUTE</sub> | Mute voltage range | | 1.6 | | 2.5 | V | | V <sub>PLAY</sub> | Play voltage range | | 4 | | 5 | V | | T <sub>h1</sub> | First Over temperature threshold | | | 130 | | °C | | T <sub>h2</sub> | Second Over temperature threshold | | | 150 | | °C | # **ELECTRICAL CHARACTERISTCS** (continued) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|------|-----------------|------|----------------| | Unbal.<br>Ground | Upper Unbalancing ground threshold | Referred to (CD <sup>+</sup> - CD <sup>-</sup> )/2 | | 5 | | V | | Unbal.<br>Ground | Lower Unbalancing ground threshold | Referred to (CD <sup>+</sup> - CD <sup>-</sup> )/2 | | | | V | | UV <sub>th</sub> | Under voltage threshold | Vs+ + Vs- | 18 | | 22 | V | | P <sub>d_reg.</sub> | Power dissipation threshold for system regulation | $I_{prot} = 50\mu A$ ; @ Vds = 8V | 18 | 20 | 23 | W | | P <sub>d_max</sub> | Switch off power dissipation threshold | @ Vds = 8V | | 30 | | W | | I <sub>prot Pd</sub> | Protection current slope | for Pd > Pd <sub>reg</sub> | | 400 | | μA/W | | I <sub>prot Id</sub> | Protection current slope | for Id > Id <sub>reg</sub> | | 400 | | μΑ/Α | | I <sub>lct s</sub> | Limiting Current threshold "soft" | | 4 | 4.5 | 5 | Α | | I <sub>lct h</sub> | Limiting Current threshold "hard" | | 4.5 | 5 | 5.5 | Α | | I+Vs | Positive supply current | Stby (Vstby/mute pin = 0V) Mute (Vstby/mute pin = 2.5V) Play (Vstby/mute pin = 5V no signal) | | 5<br>TBD<br>TBD | | mA<br>mA<br>mA | | I-Vs | Negative supply current | Stby (Vstby/mute pin = 0V) Mute (Vstby/mute pin = 2.5V) Play (Vstby/mute pin = 5V no signal) | | 6<br>29<br>33 | | mA<br>mA<br>mA | | ICD+ | Positive traking rail supply current | Stby (Vstby/mute pin = 0V) Mute (Vstby/mute pin = 2.5V) Play (Vstby/mute pin = 5V no signal) | | 200<br>85<br>85 | | μΑ<br>mA<br>mA | | ICD- | Negative traking rail supply current | Stby (Vstby/mute pin = 0V) Mute (Vstby/mute pin = 2.5V) Play (Vstby/mute pin = 5V no signal) | | 200<br>85<br>85 | | μΑ<br>mA<br>mA | ### **FUNCTIONAL DESCRIPTION** The circuit contains all the blocks to build a configurable four channel amplifier. In fact, only driving properly the TRK\_2 (and TRK\_4) pins, it's possible to change the chip configuration: - 30 Watt x 4 - 30 Watt x 2 + 60 Watt x1 (TRK\_2/Par1&2 or TRK\_4/Par3&4 at -Vs) - 60 Watt x 2 (TRK\_2/Par1&2 and TRK\_4/Par3&4 at -Vs) Each single channel is based on the Output Bridge Power Amplifier, and its protection circuit. Moreover, a signal rectifier are added to complete the circuit. The operation modes are driven by The Turn-on/off sequence block. In fact the IC can be set in three states by the Stby/mute pin: STANDBY ( $V_{pin} < 0.8V$ ), MUTE (1.6V < $V_{pin} < 2.5V$ ), and PLAY ( $V_{pin} > 4V$ ). In the Standby mode all the circuits involved in the signal path are uninhabited, instead in Mute mode the circuits are biased but the Speakers Outputs are forced to ground potential. These voltages can be get by the external RC network connected to Stby/Mute pin. The same block is used to force quickly the I.C. In standby mode or in mute mode when the I.C. dangerous condition has been detected. The RC network in these cases is used to delay the Normal operation restore. The protection of the I.C. are implemented by the Over Temperature, Unbalance Ground, Output Short circuit, Under voltage, and output transistor Power sensing as shown in the following table: **Table 1. Protection Implementation** | Fault Type | Condition | Protection strategy | Action time | Release time | |------------------------------------------------|-----------------------------------|-----------------------------------------|-------------------------------|--------------------------------------| | Chip Over temperature | Tj > 130 °C | Mute | Fast | Slow Related to Turn_on sequence | | Chip Over temperature | Tj > 150 °C | Standby | Fast | Slow, Related to Turn_on sequence | | Unbalancing<br>Ground | Vgnd > ((CD+) -<br>(CD-))/2 + 5V | Standby | Fast | Slow, Related to<br>Turn_on sequence | | Over Current | lout > 4.5A | Reducing Buck regulator output voltage. | Related to the Buck regulator | Related to the Buck regulator | | Short circuit | lout > 5A | Standby | Fast | Slow, related to<br>Turn_on sequence | | Under Voltage | Vs+ + Vs- < 20V | Standby | Fast | Slow, related to Turn_on sequence | | Extra power dissipation at output transistor | Pd tr. > 18W | Reducing Buck regulator output voltage. | Related to the Buck regulator | Related to the Buck regulator | | Maximum power dissipation at output transistor | Pd tr. > 30W | Standby | Fast | Slow, related to<br>Turn_on sequence | ### **ABSOLUTE VALUE BLOCK** The absolute value block rectifies the signal to extract the control voltage for the external Buck regulator. The output voltage swing is internally limited, the gain is internally fixed to 70. The input impedance of the rectifier is very high, to allow the appropriate filtering of the audio signal before the rectification. ### **OUTPUT BRIDGE** The Output bridge amplifier makes the single-ended to Differential conversion of the Audio signal using two power amplifiers, one in non-inverting configuration with gain equal to 10 and the other in inverting configuration with unity gain. To guarantee the high input impedance at the input pins, PWR\_Inp1....4, the second amplifier stages are driven by the output of the first stages respectively. In 60W x2 channel configuration the "slave" inputs (INPUT 2/4) must be connected to GND. ### **POWER PROTECTION** To protect the output transistors of the power bridge a power detector is implemented (fig 1). The current flowing in the power bridge and the voltage drop on the relevant power (Vds) are internally measured. These two parameters are converted in current and multiplied: the resulting current , lpd, is proportional to the instantaneous dissipated power on the relevant output transistor. The current lpd is compared with the reference current lpda, if bigger (dissipated power > 18W) a current, lprot(PD), is supplied to the Protection pin. The aim of the current lprot is to reduce the reference voltage for the Buck regulator supplying the power stage of the chip, and than to reduce the dissipated power. The response time of the system must be less than 200 $\mu$ Sec to have an effective protection. As further protection, when lpd reaches an higher threshold (when the dissipated value is higher then 30W) the chip is shut down, forcing low the Stby/Mute pin, and the turn on sequence is restarted. The above description is relative for each channel in 4x30W configuration. Figure 1. Power Protection Block Diagram In fig. 2 there is the power protection strategy pictures. Under the curve of the 18W power, the chip is in normal operation, over 30W the chip is forced in Standby. This last status would be reached if the Buck regulator does not respond quikly enough reducing the stress to less than 30W. The fig.3 gives the protection current, $Iprot(P_D)$ , behavior. The current sourced by the pin Prot follows the formula: $$I_{prot(PD)} = \frac{(P_d - P_{d\_av\_th}) \cdot 5 \cdot 10^{-4}}{1.25V}$$ (for each channel) for $P_d < P_d$ av th the Iprot $(P_D) = 0$ . Figure 2. Power protection threshold Figure 3. Protection current behaviour Iprot (PD) ### **CURRENT PROTECTION** The chip is also protected by a current detection. The current $I_{LOAD}$ is compared with the reference current $I_{LIMP}$ , if bigger ( $I_{LOAD}$ > 4,5 A)a current Iprot( $I_{L}$ ), is supplied to the Protection pin. As further protection, when $I_{LOAD}$ reaches an higher threshold (5 A) the chip is shut down, forcing low the Stby/Mute pin, and the turn on sequence is restarted. The above description is relative for each channel in 4x30W configuration. The fig.4 gives the protection current, Iprot(I<sub>L</sub>), behavior. The current sourced by the pin Prot follows the formula: $$I_{prot(IL)} \equiv \frac{(I_{LOAD} - I_{ict, s})}{2500}$$ (for each channel) for $I_{ILOAD} < I_{ict,s}$ the $Iprot(I_L) = 0$ . For the parallel channel Iprot is double. The chip is also shut down in the following conditions: When the average junction temperature of the chip reaches 150°C. When the ground potential differ from more than 5V from the half of the power supply voltage, ((CD+)-(CD-))/2 When the sum of the supply voltage |Vs+| + |Vs-| < 20V The output bridge is muted when the average junction temperature reaches 130°C. Figure 4. Protection current behaviour Iprot (I<sub>L</sub>) Figure 5. Test and Application Circuit (4x30W) Figure 6. Test and Application Circuit (2x30W & 1x60W) **57** # **EXTERNAL COMPONENTS** | Name | Function | Value | Formula | |--------------------------|---------------------------------------------|--------------------------------------|-------------------------------------------| | R1 = R2 =R3 = R4 | Resistor for tracking input voltage filter | 10ΚΩ | | | R5 = R6 =R7 = R8 | Resistor for tracking input voltage filter | 56ΚΩ | | | Cac<br>C1 = C2 = C3 = C4 | AC Decoupling capacitor | 100nF<br>(fp = 16Hz,<br>Rac =100KΩ ) | $Cac = \frac{1}{2\pi \cdot fp \cdot Rac}$ | | R9=R10=R11=R12 | Resistor for tracking input voltage filter | 10ΚΩ | | | C5 = C6 = C7 = C8 | Capacitor for Tracking input voltage filter | 1nF | | | C9=C10=C11=C12 | Dc decoupling capacitor | 1μF | | | R17 | Bias Resistor for Stby/Mute function | 10ΚΩ | | | R18 | Stby/Mute constant time resistor | 30ΚΩ | | | R19 | Mute resistor | 30ΚΩ | | | C19 | Capacitor for Stby/Mute resistor | 2.2μF | | | C17 = C18 | Power supply filter capacitor | 100nF | | | R13 = R14 | Centering resistor | 330 Ω , 1W | | | C13 = C14 | Tracking rail power supply filter | 680nF | | | R15 | TRK_out | 40ΚΩ | | | R16 | Protection | 1ΚΩ | | | C15 = C16 | Power supply filter capacitor | 470 μF , 63V | | | D1 | Schottky diode | SB360 | | | DIM. | | mm | | | inch | | |--------|------------|-------|-------|-------|-------|-------| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | А | 4.45 | 4.50 | 4.65 | 0.175 | 0.177 | 0.183 | | В | 1.80 | 1.90 | 2.00 | 0.070 | 0.074 | 0.079 | | С | | 1.40 | | | 0.055 | | | D | 0.75 | 0.90 | 1.05 | 0.029 | 0.035 | 0.041 | | Е | 0.37 | 0.39 | 0.42 | 0.014 | 0.015 | 0.016 | | F (1) | | | 0.57 | | | 0.022 | | G | 0.80 | 1.00 | 1.20 | 0.031 | 0.040 | 0.047 | | G1 | 25.75 | 26.00 | 26.25 | 1.014 | 1.023 | 1.033 | | H (2) | 28.90 | 29.23 | 29.30 | 1.139 | 1.150 | 1.153 | | H1 | | 17.00 | | | 0.669 | | | H2 | | 12.80 | | | 0.503 | | | H3 | | 0.80 | | | 0.031 | | | L (2) | 22.07 | 22.47 | 22.87 | 0.869 | 0.884 | 0.904 | | L1 | 18.57 | 18.97 | 19.37 | 0.731 | 0.747 | 0.762 | | L2 (2) | 15.50 | 15.70 | 15.90 | 0.610 | 0.618 | 0.626 | | L3 | 7.70 | 7.85 | 7.95 | 0.303 | 0.309 | 0.313 | | L4 | | 5 | | | 0.197 | | | L5 | | 3.5 | | | 0.138 | | | М | 3.70 | 4.00 | 4.30 | 0.145 | 0.157 | 0.169 | | M1 | 3.60 | 4.00 | 4.40 | 0.142 | 0.157 | 0.173 | | N | | 2.20 | | | 0.086 | | | 0 | | 2 | | | 0.079 | | | R | | 1.70 | | | 0.067 | | | R1 | | 0.5 | | | 0.02 | | | R2 | | 0.3 | | | 0.12 | | | R3 | | 1.25 | | | 0.049 | | | R4 | | 0.50 | | | 0.019 | | | V | | | | Гур.) | | | | V1 | 3° (Typ.) | | | | | | | V2 | 20° (Typ.) | | | | | | | V3 | 45° (Typ.) | | | | | | # **OUTLINE AND MECHANICAL DATA** (1): dam-bar protusion not included (2): molding protusion included Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2002 STMicroelectronics - All Rights Reserved BASH® is the registered trademark and patented technology of INDIGO manufacturing inc. ### STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com